### CSE100 Lab 5

### 1 Lab Overview

In this laboratory we were tasked to develop a sequential circuit logic that ran a simple game. The game consisted on two players waiting a random amount of time for LEDs 7 and 8 to light up upon which they flip their appropriate switches (switches 0 and 15). If you flip your switch too early the other player gains a point. If you flip it before your opponent after the LEDs light up you get a point. Press btnU again to play another round but make sure the player switches are off. The board shows the results after each round. A cheat switch (switch 3) displays the remaining amount of time in the time counter. Press btnR to reset the entire system.

With this assignment we were expected to implement a state machine which switched from state to state depending on what stage of the game the system is found in. Most of the source modules were taken from previous labs. The new modules consisted of State\_Machine and LFSR, and two new versions of count4L: counter4L (point counter) and Time\_Counter. The following diagram illustrates the logic and structure of our system as it was taken from the course page of this assignment



Figure 1: Taken from course online page for CSE 100.

### 1.1 State\_Machine

The state machine for this assignment is meant to switch from states as the game progresses. Below are the following states (with a much in-depth description in the next section)

- Idle: The default state for the game where the score is showed and the game is ready to be played again. This is the initial state.
- Load: The system loads the corresponding semi-random number into the time counter. The state remains as the player presses btnU signal. Once the button is lifted up the time starts running upon the next clock cycle.
- Run: The time counter starts decreasing the loaded time every time the qsec signal goes high. This state remains as such until the timer runs out.
- TimeUp: Once the timer runs out this state lights up LEDs 7 and 8 and waits for a signal to be given by the players.
- AWins: State where A gets a point. Lasts only one clock cycle then jumps back to the Idle state.
- BWins: Same as AWins but instead gives B a point.
- A&BWin: A combination of AWins and BWins where both players get a point.

The following figure describes the behavior of this circuit:



Figure 2: State Diagram for Lab5 State Machine.

#### 1.2 LFSR

The Linear Feedback Shift Register (LFSR) module is a semi-random number generator which is dependent on the previous state and the current time of the system. This module outputs the random time to be loaded into the time counter whenever the Load state is up. The logic for this module was provided to us in the assignment description.



Figure 3: Taken from course online page for CSE 100.

# 1.3 Player Counter and Time Counter

These two modules were taken directly from the last laboratory assignment with some modifications to fit this assignment. The Time\_Counter module now has 6 flip-flops storing the 8-bit 2-digit number (pre-pending to 0s to prevent the random time to be incredibly high). The signal for counting down is the qsec signal which is a slowed oscillating signal derived from clk, and the module can only count down until a DTC signal is given when time runs out. In the other hand, counter4L counts only upwards when the state machine provides either the IncA or IncB signals to increase A or B respectively.

## 1.4 Top\_Module

The logic for the Top\_Module was luckily provided to us by Figure 1, where all of the inputs and outputs are stated. The system uses a module lab5\_clks.v to provide the signals cllk, digsel, and qsec. There are two player counters, each with inputs IncA/Incb, clk and output Q[7:0]. The LFSR module provides the random number which goes as input Din to the Time\_Counter module, which itself outputs Q[15:0] (remaining time) and the DTC signal (TimeUp). The outputs from the two playter counters and Time\_Counter are sent through a Ring\_Counter, Selector, and hex7seg modules to be displayed in the 7-segment display (as explained in previous labs). Finally, the LEDs and AN values are connected to out values to be sent to the Basys3 board.

# 2 Implementation and Logic

For this section we will only focus on the State\_Machine as the new/altered modules have their logic already given to us and that most other modules are taken from previous lab assignments. Also, since the most complex part of the assignment is the State Machine we will focus on its logic and implementation. The implementation of these states will be inspired on **Figure 2** which shows our State Diagram

The format for explaining our inputs will be given in the form XXXX where X are btnU, TimeUp, A, and B respectively.

- Idle: This state remains until 1000 is given. It then switches to the Load state. Any undefined state transitions in our state diagram will be set to the Idle state just in case the system finds itself in an unexpected state. In this state the signal ShowScore is set to high, all others to low.
- Load: When 1000 is provided in Idle state the state machine remains in Load until the inputs change. If 0000 then the system goes into Run, else it goes into Idle for a forbidden input. Both player switches have to be low for the round to start. The signal LoadTime is set to high in this state to allow the Time\_Counter to load the time value provided by the LFSR. It is important to mention that any state can jump to the Load state if 1100 or 1000 are provided.
- Run: Once the Load state receives the 0000 inputs it goes into the Run state. Here the signal RunTime is set to high which allows qsec to count down the value in Time\_Counter. If 0100 then the state changes to TimeUp; if 0010 or 0101 the state changes to BWins; if 0001 or 0110 the state changes Awins; 0011 (both players lose) and any other inputs send it to the Idle state.
- TimeUp: In this state no outputs are set to high. Since the DTC signal provided by Time\_Counter sets TimeUp to high it also lights up LEDs 7 and 8, so this state has no need for any output to be set to high. This state awaits until either player to flip their switches (or a Load or forbidden input is given). As in the Run state, input 0110 switches to the AWins state and input 0101 switches to the BWins state. If 0111 is given then the state switches to A&BWins which can only happen this way.
- AWins: IncA is set to high and the state switches to Idle on the next clock cycle.
- BWins: IncB is set to high and the state switches to Idle on the next clock cycle.
- AWins: Both IncA and IncB are set to high and the state switches to Idle on the next clock cycle.

This logic leads to the following state transition table

|      |           | В    | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
|------|-----------|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|      |           | A    | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
|      |           | TU   | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| P.S. |           | btnU | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| A    | Idle      | N.S. | Α | A | A | A | Α | A | A | Α | В | A | Α | A | В | A | Α | A |
| В    | Load      |      | C | A | Α | A | Α | A | Α | Α | В | A | Α | A | В | A | Α | A |
| C    | Run       |      | C | E | F | A | D | F | E | G | В | A | Α | A | В | A | Α | A |
| D    | TimeUp    |      | - | - | - | - | D | F | E | G | В | - | - | - | В | A | A | A |
| E    | A wins    |      | - | - | - | - | Α | Α | A | A | В | - | - | - | В | A | A | A |
| F    | B wins    |      | - | - | - | - | Α | Α | A | A | В | - | - | - | В | A | A | A |
| G    | A & B win |      | - | - | - | - | Α | A | A | Α | В | - | - | - | В | A | Α | A |

Observe that certain input values are considered impossible or unexpected (denoted -). These inputs will set the state to Idle to avoid errors.

The following table explains the outputs given by each state

|      |           | Z  |    |    |    |    |
|------|-----------|----|----|----|----|----|
| P.S. |           | SS | LT | RT | IΑ | IΒ |
| A    | Idle      | 1  | 0  | 0  | 0  | 0  |
| В    | Load      | 0  | 1  | 0  | 0  | 0  |
| C    | Run       | 0  | 0  | 1  | 0  | 0  |
| D    | TimeUp    | 0  | 0  | 0  | 0  | 0  |
| E    | A wins    | 0  | 0  | 0  | 1  | 0  |
| F    | B wins    | 0  | 0  | 0  | 0  | 1  |
| G    | A & B win | 0  | 0  | 0  | 1  | 1  |

These transitions and outputs for each input combination lets us deduce our output logic equations in a one hot encoding format.

$$\begin{split} D_0 &= A = (\neg b|A|B|T) \& (Q_0|Q_4|Q_5|Q_6|Q_1\&(A|B|T)|Q_2\&(b\&(T|A|B)|(\neg b\&\neg T\&A\&B))|Q_3((\neg b\&\neg T)|b\&(A|B))) \\ D_1 &= B = b\&\neg A\&\neg B, \ D_2 = C = \neg (b|T|A|B)\&(Q_1|Q_2) \\ D_3 &= D = \neg (b|\neg T|A|B)\&(Q_2|Q_3), \ D_4 = E = \neg b\&((\neg T\&\neg A\&B\&Q_2)|(T\&A\&\neg B\&(Q_2|Q_3))) \\ D_5 &= F = \neg b\&((\neg T\&\neg B\&A\&Q_2)|(T\&B\&\neg A\&(Q_2|Q_3))) \\ D_6 &= G = (\neg b\&T\&A\&B)\&(Q_2|Q_3) \\ SS &= Q_0, \ LT = Q_1, \ RT = Q_2, \ IA = S_3|S_5, \ IB = S_4|S_5 \end{split}$$

The previous output and next-state logic equations were used to implement the state machine using 7 flip-flops.

For the implementation of this equations in our Verilog project a style decision was made to reduce its complexity and number of gates. By setting  $S_0 = \neg(Q_1|Q_2|Q_3)$  instead of the previous  $S_0$  we managed to simplify the project without compromising functionality. Although, this new logic provided certain clock cycles were the system was in two states at once, but only for one cycle. Since the clock cycles very fast it is negligible to consider possible errors. This method also achieves the desired trait that  $S_0$  functions as the default state, which is also activated on unexpected sequences.

## 3 Conclusion and Comments

This assignment required a different type of analysis and computation: the creation of a state machine. The tools and techniques taught in class led way into creating the appropriate state machine. The main difficulty of this assignment was to account for all corner cases and all unexpected inputs, as well as determine the logic for  $D_0$ , which as showed before is a very complex equation. Since we had to create our own test benches there was an added level of difficulty but a freedom which allowed us to play around with out input and output signals. Finally, even though the state table and functions show streamlined and reduced equations and quantity of states, several processes and computations were made to simplify it significantly.

# **Appendix**

#### Waveform Viewer Screenshots

(The state output variables are shown as part of the simulation as well as the timer value)

Player A winning by Player B flipping the switch before the green light.



Player B winning by Player A flipping the switch before the green light.



Player A winning by being first after the green light.



Player B winning by being first after the green light.



Players A and B both winning by flipping their switches at the same time after the green light.



Players A and B both losing by flipping their switches at the same time before the green light.













```
`timescale 1ns / 1ps
module Top Module(
    input clkin,
    input btnR,
    input btnU,
    input [15:0] sw,
    output [15:0] led,
    output [3:0] an,
    output dp,
    output [6:0] seg
    );
   wire [15:0] Q;
   wire clk, digsel, qsec, Dw;
   wire [3:0] ScoreA, ScoreB, sel, H;
    wire [7:0] rnd;
    wire TU, LT, RT, IA, IB, SS;
    lab5 clks slowit (.clkin(clkin), .greset(btnR), .clk(clk),
.digsel(digsel), .qsec(qsec));
    counter4L counterA(.CE(IA),.clk(clk),.Q(Q[15:12]));
    counter4L counterB(.CE(IB),.clk(clk),.Q(Q[3:0]));
    assign Dw = RT & qsec;
    LSFR random(.clk(clk),.Q(rnd));
    Time Counter
down timer(.clk(clk),.LD(LT),.Dw(Dw),.Din(rnd),.DTC(TU),.Q(Q[11:4]
));
    State Machine
game (.btnU (btnU), .TimeUp (TU), .Anow (sw[15]), .Bnow (sw[0]), .LoadTime (
LT),.RunTime(RT),.clk(clk),.IncA(IA),.IncB(IB),.ShowScore(SS));
    Ring Counter counter (.clk(clk), .advance(digsel), .o(sel));
    Selector select(.sel(sel), .N(Q), .H(H));
    hex7seg display(.n(H), .seg(seg), .e(1));
    assign an [0] = \sim (sel[0] \& SS);
```

```
assign an[1] = ~(sel[1] & sw[3]);
assign an[2] = ~(sel[2] & sw[3]);
assign an[3] = ~(sel[3] & SS);

assign dp = 1;
assign led[6:1] = 6'b0000000;
assign led[14:9] = 6'b0000000;
assign led[7] = TU;
assign led[8] = TU;
assign led[0] = sw[0];
assign led[15] = sw[15];
endmodule
```

```
module State_Machine(
    input btnU,
    input TimeUp,
    input Anow,
    input Bnow,
    input clk,
    output LoadTime,
    output RunTime,
    output IncA,
    output IncB,
    output ShowScore
    );
   wire [6:0] D;
    wire [6:0] Q;
    wire b, A, B, T;
   FDRE #(.INIT(1'b1)) A FF (.C(clk), .CE(1'b1), .D(Anow),
.Q(A));
    FDRE #(.INIT(1'b1)) B_FF (.C(clk), .CE(1'b1), .D(Bnow),
.Q(B));
   FDRE #(.INIT(1'b1)) b FF (.C(clk), .CE(1'b1), .D(btnU),
.Q(b));
   FDRE \#(.INIT(1'b1)) T_FF (.C(clk), .CE(1'b1), .D(TimeUp),
Q(T);
    assign D[0] = \sim |Q[3:1];
                                                 // Idle
    assign D[1] = b\& (\sim A\&\sim B | \sim A\&\sim B);
                                                 // Load
    assign D[2] = (|Q[2:1]) & \sim (b|T|A|B); // Run
                                                // Time Up
    assign D[3] = (|Q[3:2]) & \sim (b|\sim T|A|B);
    assign D[4] = (|Q[3:2]) \& b \& T \& A \& B; // Win Tie
    assign D[5] = ((Q[2] \& T \& A \& B))
                                                // A wins
                    (|Q[3:2]\& T \& A \& B)) \& ~b;
    assign D[6] = ((Q[2] \& T \& A \& B) | // B wins
                    (|Q[3:2] \& T \& A \& B)) \& ~b;
    assign RunTime = Q[2];
    assign LoadTime = Q[1];
```

`timescale 1ns / 1ps

```
module Time Counter(
    input Dw,
    input LD,
    input [7:0] Din,
    input clk,
    output [7:0] Q,
    output DTC
    );
    wire [7:0] D;
    assign D[0] = (LD \& Din[0])
        (\sim Dw \& \sim LD \& Q[0])
        (Dw & \simLD & (Q[0] ^{\circ} Dw));
    assign D[1] = (LD \& Din[1]) \mid
        (\sim Dw \& \sim LD \& Q[1])
        (Dw \& \sim LD \& \sim (Q[1] \land (Dw \& Q[0])));
    assign D[2] = (LD \& Din[2]) \mid
        (\sim Dw \& \sim LD \& Q[2])
        (Dw \& \sim LD \& (Q[2]^{\sim}(Dw \& |Q[1:0])));
    assign D[3] = (LD \& Din[3]) \mid
        (\sim Dw \& \sim LD \& Q[3])
        ( Dw & \simLD & (Q[3]^{\sim}(Dw & |Q[2:0])));
    assign D[4] = (LD \& Din[4])
        (\sim Dw \& \sim LD \& Q[4])
        ( Dw & ~LD & (Q[4]^~(Dw & |Q[3:0])));
    assign D[5] = (LD \& Din[5]) \mid
        (\sim Dw \& \sim LD \& Q[5])
        (Dw \& \sim LD \& (Q[5] \sim (Dw \& |Q[4:0])));
    assign D[7:6] = 0;
    FDRE \#(.INIT(1'b1)) ff[7:0] (.C({8{clk}}), .R(),
.CE(\{8\{1'b1\}\}), .D(D[7:0]), .Q(Q[7:0]));
    assign DTC = \sim (|Q[7:0]);
```

`timescale 1ns / 1ps

endmodule

```
`timescale 1ns / 1ps
module counter4L(
    input CE,
    input clk,
   output [3:0] Q
    );
   wire [3:0] D;
    assign D[0] =
       (~CE & Q[0]) |
       ( CE & (Q[0]^ CE));
    assign D[1] =
       (~CE & Q[1]) |
       ( CE & (Q[1]^{\circ} (CE & Q[0])));
    assign D[2] =
       (~CE & Q[2]) |
       ( CE & (Q[2]^ (CE & Q[0] & Q[1])));
    assign D[3] =
       (~CE & Q[3]) |
       ( CE & (Q[3]^ (CE & Q[0] & Q[1] & Q[2])));
   FDRE #(.INIT(1'b0)) ff[3:0] (.C({4{clk}}), .R(),
.CE(\{4\{CE\}\}), .D(D), .Q(Q));
```

endmodule

```
`timescale 1ns / 1ps
module LSFR(
    input clk,
   output [7:0] Q
    );
   wire [7:0] D;
   assign D[0] = Q[0]^Q[5]^Q[6]^Q[7];
   assign D[1] = Q[0];
    assign D[2] = Q[1];
    assign D[3] = Q[2];
   assign D[4] = Q[3];
   assign D[5] = Q[4];
   assign D[6] = Q[5];
    assign D[7] = Q[6];
   FDRE \#(.INIT(1'b1)) Q0_FF (.C(clk), .CE(1'b1), .D(D[0]),
.Q(Q[0]));
   FDRE \#(.INIT(1'b0)) QX FF[7:1] (.C({7\{clk\}}), .CE({7\{1'b1\}}),
.D(D[7:1]), .Q(Q[7:1]));
```

endmodule