## CSE100 Lab 6

## 1 Lab Overview

For this final Verilog assignment we were tasked with developing a turkey counter which would use two infrared sensors to detect the movement of turkeys as they walk in front of the sensor. The counter would count positively if a turkey moves right to left or negatively if the turkey moves left to right. Additionally, the turkey counter would also display the time each turkey takes to cross, up to a maximum of 15 seconds (displayed using a single hexadecimal digit). Several rules were set to make our job easy as circuit designers

- Only one turkey could cross at a time.
- Turkeys were big enough that if a turkey walked across the sensors then both counters would ultimately be activated simultaneously.
- Turkeys move slow when compared to the system clock (which is obvious) so that both infrared sensors couldn't be activated or deactivated at the same instant.

For this assignment we represented the infrared sensors using btnL and btnR in our Basys3 board. Also, the btnU was used as a global reset button. LEDs 15 and 9 were used to represent the low and high infrared sensors of the left and right respectively.

The aspect that differentiates this assignment from others is that we were given minimal guidance, so we had to use our own modules or create new as we saw fit.

Turkeys -as turkeys do- can walk back and forth between sensors. If a turkey, after going back and forth, walks off from the sensor they first came through, the count doesn't change. In the other hand, if after walking back and forth they go through the sensor they didn't first walk through the counter adds or subtracts from the counter depending on the direction.

## 1.1 State\_Machine

The state machine for this assignment is meant to switch from states as the turkey counter receives signals from the infrared sensors (the buttons). Below is the state diagram for the state machine used in this laboratory assignment



Figure 1: State diagram for laboratory assignment 6. Input is Left (L), Right (R) and outputs are TimeDown (T), Add (A), and Subtract (S).

Below are the following states (with a much in-depth description in the next section)

- Idle: State awaiting for any sensor to be activated. Is the default state and the intital state for this machine.
- L\_L: Turkey walking from the left and activating only the left sensor.
- L\_LNR: Turkey walking from the left and activating both the left and right sensors.
- L\_R: Turkey walking from the left and activating only the right sensor.
- Sub: Turkey that walked from the left to the right. This state sends the subtract signal for the counter.
- R\_R: Turkey walking from the right and activating only the right sensor.
- R\_LNR: Turkey walking from the right and activating both the left and right sensors.
- R\_L: Turkey walking from the right and activating only the left sensor.
- Add: Turkey that walked from the right to the left. This state sends the add signal for the counter.

### 1.2 Negative inverter

For counting upwards and downwards with a negative sign we needed to design a module that receives the signals from the state machine -Add or Sub- and inverts them if the negative sign is active. For this, it is necessary to also receive the DTC signal of the counter itself, which tells us when the count is at zero (the only value where the sign can change).

#### 1.3 Other modules

Modules in this laboratory assignment were taken from previous assignments, such as hex7seg, m8\_1e, Ring\_Counter, selector, and Time\_Counter. For this lab we used variations from modules of previous assignments, such as Top\_Module, countU4L (which became countU8L for an 8 bit counter), and m2\_1x8 (which became m2\_1x7).

# 2 Implementation and Logic

#### 2.1 Modification of Previous Modules

This laboratory assignment required that we did some modifications of the modules of previous assignments.

- The m2\_1x8 multiplexer got transformed into m2\_1x7 multiplexer to be used in the hex7seg to display the negative symbol in the 2nd 7-segment display (if it was turned high).
- A counter countU8L was modified from countU4L which counted the timer down until it reached 0 upon which the signal DTC was sent. This was to use the higher 4 bits for the timer so the clock did not advance as fast.
- The Top\_Module was modified to properly connect the different parts of the sequential circuit. The implementation of the Top\_Module will be ignored in this report since it is straight forward enough that it doesn't need an explanation.

## 2.2 Negative inverter

An inverter is needed for the turkey counter since a negative number will count up or down in an opposite way than a positive number. For the Negative module which contained the inverter it was needed that it sent the N signal (negative), when the system had a negative number loaded. A signal positive edge-triggered flip-flop was used for this module. For this, the following logic table and subsequent K-map was used:

| Q           | Add         | Sub    | DTC    | N                                                             |
|-------------|-------------|--------|--------|---------------------------------------------------------------|
| 0 0         | 0           | 0      | 0      | 0                                                             |
|             | 0           | 0      | 1      | 0 0                                                           |
| 0           | 0           | 1      | 0      | 0                                                             |
| 0 0         | 0           | 1      | 1      | 1                                                             |
|             | 1           | 0      | 0      | 0                                                             |
| 0           | 1<br>1      | 0      | 1      | 0                                                             |
| 0           | 1           | 1      | 0      | X                                                             |
| 0           | 1           | 1      | 1      | X                                                             |
| 1           | 0           | 0      | 0      | 1                                                             |
| 1<br>1<br>1 | 0           | 0      | 1      | 0                                                             |
| 1           | 0<br>0<br>0 | 1<br>1 | 1<br>0 | 1                                                             |
| 1           | 0           | 1      | 1      | X                                                             |
| 1           | 1           | 0      | 0      | 1                                                             |
| 1           | 1           | 0      | 1      | 1<br>0<br>0<br>X<br>X<br>1<br>0<br>1<br>X<br>1<br>X<br>1<br>X |
| 1           | 1           | 1      | 0      | X                                                             |
| 1           | 1           | 1      | 1      | X                                                             |

Table 1: The flip-flop has input N and clk and output Q. Add and Sub are the signals received from the state machine. DTC is received from the turkey counter (countD8L).

|       | Sub,DTC |    |    |    |    |
|-------|---------|----|----|----|----|
| Q,Add |         | 00 | 01 | 11 | 10 |
|       | 00      | 0  | 0  | 1  | 0  |
|       | 01      | 0  | 0  | X  | X  |
|       | 11      | 1  | X  | X  | Χ  |
|       | 10      | 1  | 0  | Χ  | 1  |

Table 2: K-map representing the previous logic table.

From the K-map we can extract the following function for D:

$$N = (Q \cap \neg DTC) \cup (Sub \cap DTC)$$

Once the inverter knows when the system has a negative number loaded, we get the following functions:

$$Dw = Sub \cap \neg N \cup Add \cap N$$
,  $Up = Add \cap \neg N \cup Sub \cap N$ .

Notice that we are using N for the output, and not Q, this is because when we add or subract a number when DTC is active we cannot afford to wait an entire clock cycle for the negative signal to show up, which might lead to errors.

#### 2.3 State Machine

As shown in **Figure 1** the state machine has 9 total states. Below is a more detailed description of the states and their transitions. All inputs and outputs will we refered as XX and XXX respectively, where the input XX is Left (L) and Right (R) -which are signals coming from btnL and btnR respectively-, and output XXX TimeDown (T), Add (A), and Subtract (S).

- Idle: Transitions to L\_L when 10 is received, to R\_R when 01 is received, and remains in Idle with input 00. Outputs 000.
- L\_L: Transitions back to Idle with 00 input and to L\_LNR with 11 input. Keeps state if 10 is received. Outputs 100.
- L\_LNR: Changes to L\_L if 10, to L\_R if 01, and stays in L\_LNR if 11. Outputs 100.
- L\_R: If 01 it stays the same. If 11 it goes back to L\_LNR. If 00 it goes to Sub. Outputs 100.
- Sub: Stays in Sub for one clock cycle and shifts to Idle, regardless of input. Outputs 001.
- R\_R: Transitions back to Idle upon receiving 00 input and to R\_LNR with 11 input. Remains in the same state if 01 is received. Outputs 100.
- R\_LNR: Changes to R\_L if 10, to R\_R if 01, and stays in R\_LNR if 11. Outputs 100.
- R\_L: If 10 is received it stays the same. If 11 is received it goes back to R\_LNR. If 00 is received it goes to Add. Outputs 100.
- Add: Add for one clock cycle and then goes back to Idle, regardless of input. Outputs 010.

This state logic leads to the following state transition table

|   | P.S.  | N.S. |    |    |    | у |   |   |
|---|-------|------|----|----|----|---|---|---|
|   |       | 00   | 01 | 11 | 10 | T | A | S |
| Α | Idle  | A    | F  | -  | В  | 0 | 0 | 0 |
| В | L_L   | A    | -  | C  | В  | 1 | 0 | 0 |
| C | L_LNR | -    | D  | C  | В  | 1 | 0 | 0 |
| D | L_R   | E    | D  | C  | -  | 1 | 0 | 0 |
| E | Sub   | A    | A  | A  | Α  | 0 | 0 | 1 |
| F | R_R   | A    | F  | G  | -  | 1 | 0 | 0 |
| G | R_LNR | -    | F  | G  | Η  | 1 | 0 | 0 |
| Н | R_L   | I    | -  | G  | Η  | 1 | 0 | 0 |
| I | Add   | A    | A  | A  | A  | 0 | 1 | 0 |

Table 3: State transition table.

Observe that multiple don't-cares are present which are denoted "-". It is important to set these to A as an unexpected state can lead to the entire system to fail. The following functions represent the one-hot encoding for our states:

$$S_0 = \neg (S_1 \cup S_2 \cup S_3 \cup S_4 \cup S_5 \cup S_6 \cup S_7 \cup S_8), \ S_1 = (S_0 \cup S_1 \cup S_2) \cap (L \cap \neg R)$$
$$S_2 = (S_1 \cup S_2 \cup S_3) \cap (L \cap R), \ S_3 = (S_2 \cup S_3) \cap (\neg L \cap R)$$

$$S_4 = S_3 \cap (\neg L \cap \neg R), \ S_5 = (S_0 \cup S_5 \cup S_6) \cap (\neg L \cap R)$$
$$S_6 = (S_5 \cup S_6 \cup S_7) \cap (L \cap R), \ S_7 = (S_6 \cup S_7) \cap (L \cap \neg R), \ S_8 = S_7 \cap (\neg L \cap \neg R)$$

These functions were implemented in Verilog which gave us the desired state machine. Observe that S\_0 was simplified as being the default state whenever no other state was active. We can afford to do this generalization as not only will it cover the don't-cares and adjust for unexpected states, but also won't affect our machine negatively as it takes only one clock cycle to got to default. The clock cycles are so fast that it is extremely unlikely for a turkey to walk in front of a sensor within two clock cycles of another turkey walking out.

## 3 Conclusion and Comments

This assignment was fairly straight forward, yet the difficulty relied on developing the entire circuit with not much instruction. The task was mainly to use all of our previous knowledge and projects to craft a new one that adapted to a completely different scenario. Overall it was a fantastic practice to solidify our understanding of how to develop final state machines.

# **Appendix**

Turkey crossing left to right directly.



Turkey crossing right to left directly.



Turkey entering from right and wandering back and forth before retreating to the right.



Turkey entering from right and wandering back and forth before crossing to the left.



Turkey entering from left and wandering back and forth before retreating to the left.



Turkey entering from left and wandering back and forth before retreating to the right.



*Turkey entering and wandering back and forth until timer reaches F.* 











```
module Top Module(
    input clkin,
    input btnR,
    input btnU,
    input btnL,
    output led15,
    output led9,
    output [3:0] an,
    output [6:0] seg,
    output dp
//
     output clk,
//
     output N,
     output A,
//
     output S,
//
     output U,
//
     output D,
//
    output DTC,
//
    output T,
    output [7:0] points,
//
    output [3:0] cross time
//
    );
   wire [15:0] Q;
   wire digsel, qsec, Dw;
   wire [3:0] sel, H;
    wire R;
   wire [6:0] seg ;
   wire N, A, S, clk, D, U, T, DTC;
//
     assign points = Q[7:0];
      assign cross time = Q[15:12];
//
    lab6 clks slowit (.clkin(clkin), .greset(btnU), .clk(clk),
.digsel(digsel), .qsec(qsec));
   Negative
```

```
sign(.DTC(DTC),.Add(A),.Sub(S),.clk(clk),.Dw(D),.Up(U),.N(N));
    countUD8L score(.clk(clk),.Up(U),.Dw(D),.Q(Q[7:0]),.DTC(DTC));
    State machine
turkeys(.L(btnL),.R(btnR),.clk(clk),.T(T),.A(A),.S(S));
    assign R = \sim T;
    Time Counter timer(.Up(T),.clk(qsec),.res(R),.O(Q[15:12]));
   Ring Counter counter (.clk(clk), .advance(digsel), .o(sel));
    Selector select(.sel(sel), .N(Q), .H(H));
   hex7seg display(.n(H), .seg(seg), .e(1));
   m2 1x7
formatted(.in0(seg ),.in1(7'b0111111),.sel(sel[2]),.o(seg));
    assign an [0] = \sim sel[0];
    assign an [1] = \sim sel[1];
    assign an [2] = \sim (sel[2] \& N);
    assign an[3] = \sim (sel[3] & T);
   assign dp = 1;
   assign led15 = ~btnL;
    assign led9 = ~btnR;
```

```
module State machine(
   input L,
   input R,
   input clk,
   output T,
   output A,
   output S
   );
   wire [8:0] D, Q;
                                           // Idle
   assign D[0] = \sim (|Q[8:1]);
   assign D[1] = L \& R \& (|Q[2:0]); // L_L
   assign D[2] = L \& R \& (|Q[3:1]);
                                          // L LNR
   assign D[3] = \sim L \& R \& (|Q[3:2]);
                                           // L R
   assign D[4] = ~L \&~R \& Q[3];
                                           // Sub
   assign D[5] = ~L \& R \& (Q[0]| |Q[6:5]); // R_R
   assign D[6] = L \& R \& (|Q[7:5]); // R_LNR
   assign D[7] = L \& R \& (|Q[7:6]); // R L
   assign D[8] = \sim L \& \sim R \& Q[7]; // Add
   FDRE #(.INIT(1'b0)) ff 0 (.C(clk), .R(), .CE(1'b1), .D(D[0]),
.Q(Q[0]));
   FDRE #(.INIT(1'b0)) ff[8:1] (.C({8{clk}}), .R(),
.CE(\{8\{1'b1\}\}), .D(D[8:1]), .Q(Q[8:1]));
   assign T = |Q[3:1]| |Q[7:5];
   assign A = Q[8];
   assign S = Q[4];
```

```
module Negative(
   input DTC,
   input Add,
   input Sub,
   input clk,
   output Dw,
   output Up,
   output N
   );

   wire Q;

   assign N = Q & ~DTC | Sub & DTC;
   FDRE #(.INIT(1'b0) ) ff_n (.C(clk), .R(0), .CE(1), .D(N),
.Q(Q));

   assign Dw = Sub &~N | Add & N;
   assign Up = Sub & N | Add & ~N;
```

```
module Time Counter(
    input Up,
    input clk,
    input res,
   output [3:0] O
    );
   wire [7:0] D, Q;
    wire UTC;
    assign D[0] = UTC \mid
       (~Up & Q[0]) |
       (Up \& (Q[0] ^ Up));
    assign D[1] = UTC \mid
       (~Up & Q[1]) |
       ( Up & (Q[1]^ (Up & Q[0])));
    assign D[2] = UTC
       (~Up & Q[2]) |
       ( Up & (Q[2]^{(Up \& \&Q[1:0])});
    assign D[3] = UTC \mid
       (\sim Up \& Q[3]) |
       ( Up & (Q[3]^{(Up \& Q[2:0])});
    assign D[4] = UTC \mid
       (~Up & Q[4]) |
       ( Up & (Q[4]^{(Up \& \&Q[3:0])));
    assign D[5] = UTC \mid
       (~Up & Q[5]) |
       ( Up & (Q[5]^ (Up & &Q[4:0])));
    assign D[6] = UTC
       (~Up & Q[6]) |
       ( Up & (Q[6]^{(Up \& Q[5:0])});
    assign D[7] = UTC
       (~Up & Q[7]) |
       ( Up & (Q[7]^{(1)});
    FDRE \#(.INIT(1'b0)) ff[7:0] (.C({8{clk}}), .R(res),
.CE(\{8\{1'b1\}\}), .D(D), .Q(Q));
    assign O = Q[7:4];
```

assign UTC = &Q[7:0];

```
`timescale 1ns / 1ps
module countUD8L(
    input clk,
    input Up,
    input Dw,
    output [7:0] Q,
    output DTC
    );
    wire [7:0] D;
    wire UTC;
    assign D[0] =
        (\sim Up \& \sim Dw \& Q[0])
        (Up \& ~Dw \& (Q[0] ~Up)) |
        (~Up & Dw & (Q[0] ^ Dw));
    assign D[1] =
        (\sim Up \& \sim Dw \& Q[1])
        ( Up & \simDw & (Q[1]^{\sim} (Up & Q[0]))) |
        (\sim Up \& Dw \& \sim (Q[1] \land (Dw \& Q[0])));
    assign D[2] =
        (\sim Up \& \sim Dw \& Q[2])
        (\sim Up \& Dw \& (Q[2]^{\sim}(Dw \& |Q[1:0])))
        ( Up & \simDw & (Q[2]^ (Up & &Q[1:0])));
    assign D[3] =
        (~Up & ~Dw & Q[3]) |
        ( Up & \simDw & (Q[3]^ (Up & &Q[2:0]))) |
        (\sim Up \& Dw \& (Q[3]^{\sim}(Dw \& |Q[2:0])));
    assign D[4] =
        (\sim Up \& \sim Dw \& Q[4])
        ( Up & \sim Dw & (Q[4]^ (Up & &Q[3:0]))) |
        (\sim Up \& Dw \& (Q[4]^{\sim}(Dw \& |Q[3:0])));
    assign D[5] =
        (\sim Up \& \sim Dw \& Q[5])
        ( Up & \simDw & (Q[5]^ (Up & &Q[4:0]))) |
                       (Q[5]^{\sim}(Dw \& |Q[4:0]));
        (~Up & Dw &
    assign D[6] =
        (\sim Up \& \sim Dw \& Q[6]) |
        ( Up & \simDw & (Q[6]^ (Up & &Q[5:0]))) |
        (\sim Up \& Dw \& (Q[6]^{\sim}(Dw \& |Q[5:0])));
    assign D[7] =
```

```
(~Up & ~Dw & Q[7]) |
   ( Up & ~Dw & (Q[7]^ (Up & &Q[6:0]))) |
   (~Up & Dw & (Q[7]^~(Dw & |Q[6:0])));

FDRE #(.INIT(1'b0) ) ff[7:0] (.C({8{clk}}), .R(),
.CE({8{1'b1}}), .D(D), .Q(Q));

assign UTC = &Q[7:0];
assign DTC = ~(|Q[7:0]);
```

```
// Verilog code to test UTC and DTC of your 16 bit counter
module testTC();
 reg clkin, btnR, btnU, btnL;
 wire led15, led9, dp;
 wire [6:0] seg;
 wire [3:0] an;
 wire [7:0] D7Seg3, D7Seg2, D7Seg1, D7Seg0;
    wire clock, Negative, Add, Subtract;
    wire [7:0] score;
    wire [3:0] timer;
    wire Run Time, DTC, Down, Up;
 Top Module
  UUT (
      .clkin(clkin),
      .btnR(btnR),
      .btnU(btnU),
      .btnL(btnL),
      .seg(seg),
      .led15(led15),
      .led9(led9),
      .an(an),
      .dp(dp),
      .clk(clock),
      .N (Negative),
      .A(Add),
      .S(Subtract),
      .points(score),
      .cross time(timer),
      .T(Run Time),
      .DTC (DTC),
      .D(Down),
```

.U(Up)

```
);
 show 7segDisplay showit (.seg(seg),.dp(dp),.an(an),
.D7Seg0(D7Seg0),.D7Seg1(D7Seg1),.D7Seg2(D7Seg2),.D7Seg3(D7Seg3));
// Run this simulation for 3ms. If correct TX ERROR should be 0 at
the end.
// UTC should be high and then go low at 2,705us and go low at
2,706.3us.
   parameter PERIOD = 10;
   parameter real DUTY CYCLE = 0.5;
   parameter OFFSET = 2;
   initial
            // Clock process for clkin
   begin;
     btnR = 1'b0;
     btnU = 1'b0;
      btnL = 1'b0;
       #OFFSET
        clkin = 1'b1;
       forever
         begin
            #(PERIOD-(PERIOD*DUTY CYCLE)) clkin = ~clkin;
         end
      end
   initial
   begin
   #3000;
//
        Turkey crossing left to right directly.
   btnL = 1'b1;
   #200;
   btnR = 1'b1;
   #200;
   btnL = 1'b0;
    #200;
```

```
btnR = 1'b0;
    #400;
      Turkey crossing right to left directly.
//
   btnR = 1'b1;
    #200;
   btnL = 1'b1;
    #200;
   btnR = 1'b0;
    #200;
   btnL = 1'b0;
    #500;
      Turkey entering from right and wandering back and forth
before retreating to the right.
    btnR = 1'b1;
    #200;
   btnL = 1'b1;
    #200;
   btnR = 1'b0;
    #200;
    btnR = 1'b1;
    #200;
   btnR = 1'b0;
    #200;
   btnR = 1'b1;
    #200;
    btnL = 1'b0;
    #200;
    btnR = 1'b0;
    #500;
      Turkey entering from right and wandering back and forth
before crossing to the left.
   btnR = 1'b1;
    #200;
   btnL = 1'b1;
    #200;
   btnR = 1'b0;
    #200;
   btnR = 1'b1;
    #200;
   btnR = 1'b0;
```

```
#200;
    btnR = 1'b1;
    #200;
    btnR = 1'b0;
    #200;
    btnL = 1'b0;
    #500
      Turkey entering from left and wandering back and forth
before retreating to the left.
    btnL = 1'b1;
    #200;
    btnR = 1'b1;
    #200;
   btnL = 1'b0;
    #200;
   btnL = 1'b1;
    #200;
   btnL = 1'b0;
    #200;
    btnL = 1'b1;
    #200;
   btnR = 1'b0;
    #200;
    btnL = 1'b0;
    #500
      Turkey entering from left and wandering back and forth
before retreating to the right.
   btnL = 1'b1;
    #200;
   btnR = 1'b1;
    #200;
    btnL = 1'b0;
    #200;
    btnL = 1'b1;
    #200;
   btnL = 1'b0;
    #200;
    btnL = 1'b1;
    #200;
   btnL = 1'b0;
```

```
#200;
    btnR = 1'b0;
    #500
      Turkey entering and wandering back and forth until timer
//
reaches F.
    btnR = 1'b1;
    #200;
    btnL = 1'b1;
    #200;
    btnR = 1'b0;
    #200;
    btnR = 1'b1;
    #200;
    btnL = 1'b0;
    #200;
    btnL = 1'b1;
//
        btnR = 1'b0;
//
        btnU = 1'b0;
        btnL = 1'b0;
//
//
        #1000;
//
        btnR = 1'b1;
//
        #400;
        btnL = 1'b1;
//
//
        #500;
        btnL = 1'b0;
//
//
        #800;
        btnL = 1'b1;
//
        #600;
//
//
        btnR = 1'b0;
        #200;
//
//
        btnL = 1'b0;
//
        #800;
//
        btnR = 1'b1;
        #400;
//
        btnL = 1'b1;
//
//
        #300;
```

```
//
         btnL = 1'b0;
         #400;
//
//
        btnL = 1'b1;
         #600;
//
//
        btnR = 1'b0;
         #200;
//
//
        btnL = 1'b0;
//
         #2000;
//
        btnL = 1'b1;
//
         #200;
//
         btnR = 1'b1;
//
         #200;
        btnL = 1'b0;
//
//
         #200;
        btnR = 1'b0;
//
//
         #400;
        btnL = 1'b1;
//
//
         #200;
//
         btnR = 1'b1;
//
         #200;
//
        btnL = 1'b0;
//
         #200;
//
        btnR = 1'b0;
//
         #400;
//
         btnL = 1'b1;
//
         #200;
//
         btnR = 1'b1;
//
         #200;
//
        btnL = 1'b0;
//
         #200;
//
        btnR = 1'b0;
         #400;
//
        btnL = 1'b1;
//
         #200;
//
//
         btnR = 1'b1;
         #200;
//
//
         btnL = 1'b0;
//
         #200;
```

```
//
        btnR = 1'b0;
        #400;
//
//
        btnL = 1'b1;
        #200;
//
//
        btnR = 1'b1;
//
        #200;
        btnL = 1'b0;
//
//
        #200;
//
        btnR = 1'b0;
//
        #2000;
//
        btnL = 1'b1;
//
        #200;
//
        btnR = 1'b1;
//
        #200;
//
        btnR = 1'b0;
//
        #200;
        btnL = 1'b0;
//
        #400;
//
//
        btnL = 1'b1;
//
        #200;
//
        btnR = 1'b1;
//
        #200;
//
        btnR = 1'b0;
//
        #200;
//
        btnL = 1'b0;
        #400;
//
    end
endmodule
module show 7segDisplay (
input [6:0] seq,
input dp,
input [3:0] an,
output reg [7:0] D7Seg0, D7Seg1, D7Seg2, D7Seg3);
reg [7:0] val;
```

```
wire ANO, AN1, AN2, AN3;
assign AN0=an[0];
assign AN1=an[1];
assign AN2=an[2];
assign AN3=an[3];
 always @(ANO or val)
 begin
           if (AN0 == 0) D7Seq0 <= val;
           else if (ANO == 1) D7Seg0 <= " ";
           else D7Seg0 <= 8'bX; // non-blocking assignment
 end
 always @(AN1 or val)
 begin
           if (AN1 == 0) D7Seg1 <= val;
           else if (AN1 == 1) D7Seg1 <= " ";
           else D7Seg1 <= 8'bX; // non-blocking assignment</pre>
  end
 always @(AN2 or val)
 begin
           if (AN2 == 0) D7Seg2 <= val;
           else if (AN2 == 1) D7Seg2 <= " ";
           else D7Seg2 <= 8'bX; // non-blocking assignment
  end
 always @(AN3 or val)
 begin
           if (AN3 == 0) D7Seg3 <= val;
           else if (AN3 == 1) D7Seg3 <= " ";
           else D7Seq3 <= 8'bX; // non-blocking assignment</pre>
  end
   always @(seg)
   case (seg)
   7'b0111111:
        val = "-";
   7'b1111111:
        val = " ";
```

```
7'b1000000:
         val = "0";
    7'b1111001:
         val = "1";
    7'b0100100:
         val = "2";
    7'b0110000:
         val = "3";
    7'b0011001:
         val = "4";
    7'b0010010:
         val = "5";
    7'b0000010:
         val = "6";
    7'b1111000:
         val = "7";
    7'b0000000:
         val = "8";
    7'b0010000:
         val = "9";
    7'b0001000:
         val = "A";
    7'b0000011:
         val = "B";
    7'b1000110:
         val = "C";
    7'b0100001:
         val = "D";
    7'b0000110:
         val = "E";
    7'b0001110:
         val = "F";
    7'b0000001:
         val = "-";
    default:
         val = 8'bX;
    endcase
endmodule
```