| Chapter 4: CPU Instruction Set                                                                       | 84  |
|------------------------------------------------------------------------------------------------------|-----|
| 1. General Purpose Registers                                                                         | 84  |
| 2. Description of instructions                                                                       | 85  |
| 2.1 8-Bit Transfer and Input/Output Instructions<br>2.2 16-Bit Transfer Instructions                 |     |
| 2.3 8-Bit Arithmetic and Logical Operation Instructions 2.4 16-Bit Arithmetic Operation Instructions |     |
| 2.5 Rotate Shift Instructions                                                                        |     |
| 2.7 Jump Instructions                                                                                | 105 |
| 2.9 General-Purpose Arithmetic Operations/CPU Control Instructions                                   |     |

# CHAPTER 4: CPU INSTRUCTION SET

## 1. GENERAL PURPOSE REGISTERS

| 7  | 07 | 0 |
|----|----|---|
| А  | F  |   |
| В  | С  |   |
| D  | E  |   |
| Н  | L  |   |
| 15 |    | 0 |
|    | PC |   |
|    | SP |   |

#### Accumulator: A

An 8-bit register for storing data and the results of arithmetic and logical operations.

Auxiliary registers: B, C, D, E, F, H, and L
 These serve as auxiliary registers to the accumulator. As register pairs (BC, DE, HL), they are 8-bit registers that function as data pointers.

## Program counter: PC

A 16-bit register that holds the address data of the program to be executed next.

Usually incremented automatically according to the byte count of the fetched instructions. When an instruction with branching is executed, however, immediate data and register contents are loaded.

#### Stack pointer: SP

A 16-bit register that holds the starting address of the stack area of memory.

The contents of the stack pointer are decremented when a subroutine CALL instruction or PUSH instruction is executed or when an interrupt occurs and incremented when a return instruction or pop instruction is executed.



### Flag Register: F

Consists of 4 flags that are set and reset according to the results of instruction execution. Flags CY and Z are tested by various conditional branch instructions.



Z: Set to 1 when the result of an operation is 0; otherwise reset.

N: Set to 1 following execution of the substruction instruction, regardless of the result.

H: Set to 1 when an operation results in carrying from or borrowing to bit 3.

CY: Set to 1 when an operation results in carrying from or borrowing to bit 7.

# 2.1 8-Bit Transfer and Input/Output Instructions

|  |    |       |        | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|--|----|-------|--------|----|---|---|---|------|----|-------|-------|--|
|  | LD | r, r' | r ← r' | !  | ! |   |   | 1    | 01 | r     | r'    |  |

Loads the contents of register r' into register r.

| Codes for registers r and r' | Register | r, r' | - |
|------------------------------|----------|-------|---|
|                              | А        | 111   |   |
|                              | В        | 000   |   |
|                              | С        | 001   |   |
|                              | D        | 101   |   |
|                              | E        | 011   |   |
|                              | н        | 100   |   |
|                              | L        | 101   |   |

Examples: LD A, B ; A  $\leftarrow$  B LD B, D ; B  $\leftarrow$  D

|  |    |    |   |       | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 210           |  |
|--|----|----|---|-------|----|---|---|---|------|----|-------|---------------|--|
|  | LD | r, | n | r ← n |    |   |   | 1 | 2    | 00 | r     | 110           |  |
|  |    |    |   |       |    |   |   |   |      | ←  | - n - | $\rightarrow$ |  |

Loads 8-bit immediate datain into registerir.

Example: L D B, 0x24; B ← 0x24



Loads the contents of memory (8 bits) specified by register pair HL into register r.

Example: When (HL) = 0x5C, LD H, (HL) ; H  $\leftarrow 0x5C$ 

|    |       |   |          | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|----|-------|---|----------|----|---|---|---|------|----|-------|-------|--|
| LD | (HL), | r | (HL) ← r |    |   |   |   | 2    | 01 | 110   | r     |  |

Stores the contents of register r in memory specified by register pair HL.

Example: When A = 0x3CH, HL = 0x8AC5LD (HL),  $A : (0x8AC5) \leftarrow 0x3C$ 

|  |    |       |   |          | CY | н | 4 | z | CYCL | 76       | 5 4 3 | 2 1 0    |  |
|--|----|-------|---|----------|----|---|---|---|------|----------|-------|----------|--|
|  | LD | (HL), | n | (HL) ← n | -  |   |   | - | 3    | 00       | 110   | 110      |  |
|  |    |       |   |          |    |   |   |   |      | <b>←</b> | – n – | <b>→</b> |  |

Loads 8-bit immediate datain into memory specified by register pair HL.

Example: When HL = 0x8AC5, LD (HL),  $0:0x8AC5 \leftarrow 0$ 



Loads the contents specified by the contents of register pair BC into register A.

Example: When (BC) = 0x2F,

LD A, (BC);  $A \leftarrow 0x2F$ 



Loads the contents specified by the contents of register pair DE into register A.

Example: When (DE) = 0x5F,

LD A, (DE) ; A  $\leftarrow$  0x5F



Loads into register A the contents of the internal RAM, port register, or mode register at the address in the range 0xFF00-0xFFFF specified by register C.

Example: When C = 0x95,

LD A, (C); A  $\leftarrow$  contents of (0xFF95)

|  |    |      |   |               | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 210 |  |
|--|----|------|---|---------------|----|---|---|---|------|-----|-------|-----|--|
|  | LD | (C), | А | (FF00H+C) ← A |    |   |   |   | 2    | 11  | 100   | 010 |  |

Loads the contents of register A in the internal RAM, port register, or mode register at the address in the range 0xFF00-0xFFFF specified by register C.

Example: When C = 0x9F,

LD (C), A; (OxFF9F) ← A

|    |    |     |         | CY | н | 4 | z | CYCL | 76           | 5 4 3 | 2 1 0    |  |
|----|----|-----|---------|----|---|---|---|------|--------------|-------|----------|--|
| LD | Α, | (n) | A ← (n) |    |   |   |   | 3    | 11           | 110   | 000      |  |
|    |    |     |         |    |   |   |   |      | <del>-</del> | — n-  | <b>→</b> |  |

Loads into register A the contents of the internal RAM, port register, or mode register at the address in the range 0xFF00-0xFFFF specified by the 8-bit immediate operand n.

Note, however, that a 16-bit address should be specified for the mnemonic portion of n, because only the lower-order 8 bits are automatically reflected in the machine language.

Example: To load data at 0xFF34 into register A, type the following. LD A, (FF34)

Typing only LD A, (34) would cause the address to be incorrectly interpreted as 0034, resulting in the instruction LD A, (0034).

|    |      |   |         | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|----|------|---|---------|----|---|---|---|------|-----|-------|-------|--|
| LD | (n), | А | (n) ← A |    |   |   | - | 3    | 11  | 100   | 000   |  |
|    | ·    |   |         |    |   |   |   |      | ←   | — n-  |       |  |

Loads the contents of register A to the internal RAM, port register, or mode register at the address in the range 0xFF00-0xFFFF specified by the 8-bit immediate operand n.

Note, however, that a 16-bit address should be specified for the mnemonic portion of n, because only the lower-order 8 bits are automatically reflected in the machine language.

Example: To load the contents of register A in 0xFF34, type the following. LD (FF34). A

Typing only LD (34), A would cause the address to be incorrectly interpreted as 0034, resulting in the instruction LD (0034), A.



Loads into register A the contents of the internal RAM or register specified by 16-bit immediate operand nn.

Example: LD A, (0xFF44); A  $\leftarrow$  (LY)

LD A, (0x8000); A  $\leftarrow (0x8000)$ 



Loads the contents of register A to the internal RAM or register specified by 16-bit immediate operand no

Example: LD (0xFF44), A;  $(LY) \leftarrow A$ LD (0x8000), A;  $(0x8000) \leftarrow A$ 

|    |    |       |           | CY | н | H | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|----|----|-------|-----------|----|---|---|---|------|----|-------|-------|--|
| LD | Α, | (HLI) | A ← (HL)  |    | - |   |   | 2    | 00 | 101   | 010   |  |
|    |    |       | HL ← HL+1 |    |   |   |   |      |    |       |       |  |

Loads in register A the contents of memory specified by the contents of register pair HL and simultaneously increments the contents of HL.

Example: When HL = 0x1FF and (0x1FF) = 0x56, LD A, (HLI); A  $\leftarrow 0x56$ , HL  $\leftarrow 0x200$ 



Loads in register A the contents of memory specified by the contents of register pair HL and simultaneously decrements the contents of HL.

Example: When HL = 0x8A5C and (0x8A5C) = 0x3C, LD A, (HLD);  $A \leftarrow 0x3C$ , HL  $\leftarrow 0x8A5B$ 

|    |       |   |          | CY | н | 4 | Z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|----|-------|---|----------|----|---|---|---|------|----|-------|-------|--|
| LD | (BC), | А | (BC) ← A |    | - | 1 |   | 2    | 00 | 000   | 010   |  |

Stores the contents of register A in the memory specified by register pair BC.

Example: When BC = 0x205F and A = 0x3F, LD (BC), A;  $(0x205F) \leftarrow 0x3F$ 



Stores the contents of register A in the memory specified by register pair DE.

Example: When DE = 0x205C and A = 0x00, LD (DE), A;  $(0x205C) \leftarrow 0x00$ 

|    |        |   |           | CY | н | 4 | Z | CYCL | 7.6 | 5 4 3 | 2 1 0 |  |
|----|--------|---|-----------|----|---|---|---|------|-----|-------|-------|--|
| LD | (HLI), | А | (HL) ← A  |    |   |   |   | 2    | 00  | 100   | 010   |  |
|    |        |   | HL ← HL+1 |    |   |   |   |      |     |       |       |  |

Stores the contents of register A in the memory specified by register pair HL and simultaneously increments the contents of HL.

Example: When HL = 0xFFFF and A = 0x56, LD (HLI), A;  $(0xFFFF) \leftarrow 0x56$ , HL = 0x0000

|    |        |   |           | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|----|--------|---|-----------|----|---|---|---|------|-----|-------|-------|--|
| LD | (HLD), | А | (HL) ← A  |    |   |   |   | 2    | 00  | 110   | 010   |  |
|    |        |   | HL ← HL-1 |    |   |   |   |      |     |       |       |  |

Stores the contents of register A in the memory specified by register pair HL and simultaneously decrements the contents of HL.  $\frac{1}{2} \left( \frac{1}{2} + \frac{1}{$ 

Example: HL = 0x4000 and A = 0x5,

LD (HLD), A; (0x4000) ← 0x5, HL = 0x3FFF

#### 2.2 16-Bit Transfer Instructions

|                   | CY | н | н | z    | CYCL | 76           | 543   | 210      |  |
|-------------------|----|---|---|------|------|--------------|-------|----------|--|
| LD dd, nn dd ← nn |    |   |   |      | 3    | 00           | dd0   | 001      |  |
|                   |    |   |   | L-AD | RS   | <b>←</b>     | _ n . | <b>→</b> |  |
|                   |    |   |   | H-A[ | RS   | <del>-</del> | – n - |          |  |

Loads 2 bytes of immediate data to register pair dd.



Example: LD HL, 0x3A5B;  $H \leftarrow 0x3A$ ,  $L \leftarrow 0x5B$ 

|  |    |     |    |         | CY | н | н | z | CYCL | 76 | 543 | 210 |  |
|--|----|-----|----|---------|----|---|---|---|------|----|-----|-----|--|
|  | LD | SP, | HL | SP ← HL | -  |   | - |   | 2    | 11 | 111 | 001 |  |

Loads the contents of register pair HL in stack pointer SP.

|      |                         | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|------|-------------------------|----|---|---|---|------|-----|-------|-------|--|
| PUSH | (SP - 1) ← qqH          | 1  | - |   |   | 4    | 11  | qq0   | 101   |  |
|      | (SP-2) ← qqL<br>SP←SP-2 |    |   |   |   |      |     |       |       |  |

Pushes the contents of register pair qq onto the memory stack. First 1 is subtracted from SP and the contents of the higher portion of qq are placed on the stack. The contents of the lower portion of qq are then placed on the stack. The contents of SP are automatically decremented by 2.

| qq codes are as follows: | Register Pair | qq |
|--------------------------|---------------|----|
|                          | BC            | 00 |
|                          | DE            | 01 |
|                          | HL            | 10 |
|                          | AF            | 11 |

Example: When SP = 0xFFFE,

PUSH BC; (0xFFFC), (0xFFFC) ← B, SP ← 0xFFFC

|        |                           | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|--------|---------------------------|----|---|---|---|------|-----|-------|-------|--|
| POP qq | qqL ← (SP)                |    |   |   |   | 3    | 11  | qq0   | 001   |  |
|        | qqH ← (SP+1)<br>SP ← SP+2 |    |   |   |   |      |     |       |       |  |

Pops contents from the memory stack and into register pair qq.

First the contents of memory specified by the contents of SP are loaded in the lower portion of qq. Next, the contents of SP are incremented by 1 and the contents of the memory they specify are loaded in the upper portion of qq. The contents of SP are automatically incremented by 2.

Example: When SP = 0xFFFC, (0xFFFC) = 0x5F, and (0xFFFD) = 0x3C, POP BC; B  $\leftarrow$  0x3C, C  $\leftarrow$  0x5F, SP  $\leftarrow$  0xFFFE

|      |     |   |           |            | CY    | н     | н     | z    | CYCL  | 7 6 | 5 4 3 | 2 1 0 |  |
|------|-----|---|-----------|------------|-------|-------|-------|------|-------|-----|-------|-------|--|
| LDHL | SP, | е | HL ← SP+e |            | *     | *     | 0     | 0    | 3     | 11  | 111   | 000   |  |
|      |     |   |           | * Varies w | ith i | nstru | uctio | n re | sults | ←   | - е   |       |  |

e = -128 to +127

The 8-bit operand e is added to SP and the result is stored in HL.

Flag Z: Reset

H: Set if there is a carry from bit 11; otherwise reset.

N: Reset

CY: Set if there is a carry from bit 15; otherwise reset.

Example: When SP = 0xFFF8,

LDHL SP, 2; HL  $\leftarrow$  0xFFFA, CY  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0, Z  $\leftarrow$  0



Stores the lower byte of SP at address nn specified by the 16-bit immediate operand nn and the upper byte of SP at address nn + 1.

Example: When SP = 0xFFF8,

LD (0xC100), SP;  $0xC100 \leftarrow 0xF8$ 

0xC101← 0xFF

#### 2.3 8-Bit Arithmetic and Logical Operation Instructions

|  |     |    |   |           | CY | н | 4 | z | CYCL | 76 | 543 | 210 |  |
|--|-----|----|---|-----------|----|---|---|---|------|----|-----|-----|--|
|  | ADD | A, | r | A ← A + r | *  | * | 0 | * | 1    | 10 | 000 | r   |  |

Adds the contents of register r to those of register A and stores the results in register A.

Flag

Z: Set if the result is 0; otherwise reset.

H: Set if there is a carry from bit 3; otherwise reset.

N: Reset

CY: Set if there is a carry from bit 7; otherwise reset.

Example: When A = 0x3A and B = 0xC6,

ADD A, B; A  $\leftarrow$  0, Z  $\leftarrow$  1, H  $\leftarrow$  1, N  $\leftarrow$  0, CY  $\leftarrow$  1

|  |     |    |   |         | CY | н | 4 | Z | CYCL | 7 6      | 5 4 3 | 2 1 0    |  |
|--|-----|----|---|---------|----|---|---|---|------|----------|-------|----------|--|
|  | ADD | Α, | n | A ← A+n | *  | * | 0 | * | 2    | 11       | 000   | 110      |  |
|  |     |    |   |         |    |   |   |   |      | <b>←</b> | — n - | <b>→</b> |  |

Adds 8-bit immediate operand n to the contents of register A and stores the results in register A...

Example: When A = 0x3C,

ADD A. 0xFF; A  $\leftarrow 0x3B$ , Z  $\leftarrow 0$ , H  $\leftarrow 1$ , N  $\leftarrow 0$ , CY  $\leftarrow 1$ 

|  |     |    |      |                         | CY | н | H | z | CYCL | 7.6 | 5 4 3 | 2 1 0 |  |
|--|-----|----|------|-------------------------|----|---|---|---|------|-----|-------|-------|--|
|  | ADD | Α, | (HL) | $A \leftarrow A + (HL)$ | *  | * | 0 | * | 2    | 10  | 000   | 110   |  |

Adds the contents of memory specified by the contents of register pair HL to the contents of register A and stores the results in register A..

Example: When A = 0x3C and (HL) = 0x12,

ADD A, (HL);  $A \leftarrow 0 \times 4E$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ ,  $CY \leftarrow 0$ 

|     |    |   |            | CY | н | 4 | Z | CYCL | 7.6 | 5 4 3 | 2 1 0 |  |
|-----|----|---|------------|----|---|---|---|------|-----|-------|-------|--|
| ADC | Α, | s | A ← A+s+CY | *  | * | 0 | * |      |     | -     |       |  |

Adds the contents of operand's and CY to the contents of register A and stores the results in register A., r, n, and (HL) are used for operand's.



Examples: When A = 0xE1, E = 0x0F, (HL) = 0x1E, and CY = 1,

ADC A, E;  $A \leftarrow 0xF1$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 1$ ,  $CY \leftarrow 0$ ADC A, 0x3B;  $A \leftarrow 0x1D$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $CY \leftarrow -1$ ADC A, (HL);  $A \leftarrow 0x00$ ,  $Z \leftarrow 1$ ,  $H \leftarrow 1$ ,  $CY \leftarrow 1$ 

|  |     |   |         | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 210 |  |
|--|-----|---|---------|----|---|---|---|------|-----|-------|-----|--|
|  | SUB | Ø | A ← A-S | *  | * | 1 | * |      |     | _     |     |  |

Subtracts the contents of operand s from the contents of register A and stores the results in register A. r, n, and (HL) are used for operand s.

|     |      | CYCL | 7.6          | 5 4 3 | 2 1 0             |  |
|-----|------|------|--------------|-------|-------------------|--|
| SUB | r    | 1    | 10           | 010   | r                 |  |
| SUB | n    | 2    | 11           | 010   | 110               |  |
|     |      |      | $\downarrow$ | — n - | $\longrightarrow$ |  |
| SUB | (HL) | 2    | 10           | 010   | 110               |  |

Flag Z: Set if result is 0; otherwise reset.

H: Set if there is a borrow from bit 4; otherwise reset.

N: Set

CY: Set if there is a borrow; otherwise reset.

Examples: When A = 0x3E, E = 0x3E, and (HL) = 0x40,

SUB E ;  $A \leftarrow 0 \times 00$ ,  $Z \leftarrow 1$ ,  $H \leftarrow 0$ ,  $N \leftarrow 1$  CY  $\leftarrow 0$ SUB  $0 \times 0$ F;  $A \leftarrow 0 \times 2$ F,  $Z \leftarrow 0$ ,  $H \leftarrow 1$ ,  $N \leftarrow 1$  CY  $\leftarrow 0$ SUB (HL);  $A \leftarrow 0 \times F$ E,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 1$  CY  $\leftarrow 1$ 

|     |    |   |            | CY | н | н | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|-----|----|---|------------|----|---|---|---|------|----|-------|-------|--|
| SBC | Α, | s | A ← A-s-CY | *  | * | 1 | * |      |    | _     |       |  |

Subtracts the contents of operand s and CY from the contents of register A and stores the results in register A.

r, n, and (HL) are used for operand s.



Examples: When A = 0x3B, (HL) = 0x4F, H = 0x2A, and CY = 1,

SBC A, H ; A  $\leftarrow$  0x10, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  1 CY  $\leftarrow$  0 SBC A, 0x3A; A  $\leftarrow$  0x00, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  1 CY  $\leftarrow$  0 SBC A, (HL) ; A  $\leftarrow$  0xEB, Z  $\leftarrow$  0, H  $\leftarrow$  1, N  $\leftarrow$  1 CY  $\leftarrow$  1



Takes the logical-AND for each bit of the contents of operand s and register A, and stores the results in register A.

r, n, and (HL) are used for operand s.

|     |      | CYCL | 7 6 | 5 4 3 | 2 1 0    |  |
|-----|------|------|-----|-------|----------|--|
| AND | r    | 1    | 10  | 100   | r        |  |
| AND | ٥    | 2    | 11  | 100   | 110      |  |
|     |      |      | ←   | n _   | <b>→</b> |  |
| AND | (HL) | 2    | 10  | 100   | 110      |  |

Examples: When A = 0x5A, L = 0x3F and (HL) = 0x0,

AND L ;  $A \leftarrow 0x1A, Z \leftarrow 0, H \leftarrow 1, N \leftarrow 0 CY \leftarrow 0$ AND 0x38 ;  $A \leftarrow 0x18, Z \leftarrow 0, H \leftarrow 1, N \leftarrow 0 CY \leftarrow 0$ AND (HL) ;  $A \leftarrow 0x00, Z \leftarrow 1, H \leftarrow 1, N \leftarrow 0 CY \leftarrow 0$ 

|                  | <br>CYCL | Z | z | 4 | н | CY |     |   |      |   |
|------------------|----------|---|---|---|---|----|-----|---|------|---|
| OR s AVs 0 0 0 * | <br>     |   | * | 0 | 0 | 0  | AVs | s | OR s | 0 |

Takes the logical-OR for each bit of the contents of operand's and register A and stores the results in register A. r, n, and (HL) are used for operand's.

|    |      | CYCL | 7 6          | 5 4 3 | 2 1 0    |  |
|----|------|------|--------------|-------|----------|--|
| OR | r    | 1    | 10           | 110   | r        |  |
| OR | n    | 2    | 11           | 110   | 110      |  |
|    |      |      | $\downarrow$ | — n – | <b>→</b> |  |
| OR | (HL) | 2    | 10           | 110   | 110      |  |

Examples: When A = 0x5A, (HL) = 0x0F,

OR A ;  $A \leftarrow 0x5A, Z \leftarrow 0$ OR 3 ;  $A \leftarrow 0x5B, Z \leftarrow 0$ OR (HL);  $A \leftarrow 0x5F, Z \leftarrow 0$ 

|     |   |     | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|-----|---|-----|----|---|---|---|------|----|-------|-------|--|
| XOR | s | A⊕s | 0  | 0 | 0 | * |      |    | _     |       |  |

Takes the logical exclusive-OR for each bit of the contents of operand s and register A. and stores the results in register A. r, n, and (HL) are used for operand s.

|     |      | CYCL | 7 6      | 5 4 3 | 2 1 0    |  |
|-----|------|------|----------|-------|----------|--|
| XOR | r    | 1    | 10       | 101   | r        |  |
| XOR | n    | 2    | 11       | 101   | 110      |  |
|     |      |      | <b>←</b> | — n-  | <b>→</b> |  |
| XOR | (HL) | 2    | 10       | 101   | 110      |  |

Examples: When A = 0xFF and (HL) = 0x8A,

XOR A ;  $A \leftarrow 0x00$ ,  $Z \leftarrow 1$ XOR 0x0F ;  $A \leftarrow 0xF0$ ,  $Z \leftarrow 0$ XOR (HL) ;  $A \leftarrow 0x75$ ,  $Z \leftarrow 0$ 

|    |   |      | CY | н | H | Z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|----|---|------|----|---|---|---|------|----|-------|-------|--|
| СР | s | A —s | *  | * | 1 | * |      |    | _     |       |  |

Compares the contents of operand s and register A and sets the flag if they are equal. r, r, and (HL) are used for operand s.

|    |      | CYCL | 7 6 | 5 4 3 | 2 1 0    |  |
|----|------|------|-----|-------|----------|--|
| СР | r    | 1    | 10  | 111   | r        |  |
| СР | ח    | 2    | 11  | 111   | 110      |  |
|    |      |      | 4   | — n - | <b>→</b> |  |
| СР | (HL) | 2    | 10  | 111   | 110      |  |

Examples: When A = 0x3C, B = 0x2F, and (HL) = 0x40,

CP B ;  $Z \leftarrow 0$ ,  $H \leftarrow 1$ ,  $N \leftarrow 1$ ,  $CY \leftarrow 0$ CP 0x3C ;  $Z \leftarrow 1$ ,  $H \leftarrow 0$ ,  $N \leftarrow 1$ ,  $CY \leftarrow 0$ CP (HL) ;  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 1$ ,  $CY \leftarrow 1$ 

|     |   |           | CY | н | 4 | z | CYCL | 7.6 | 5 4 3 | 2 1 0 |  |
|-----|---|-----------|----|---|---|---|------|-----|-------|-------|--|
| INC | r | r ← r + 1 | 1  | * | 0 | * | 1    | 00  | r     | 100   |  |

Increments the contents of register r by 1.

Example: When A = 0xFF,

INC A;  $A \leftarrow 0, Z \leftarrow 1, H \leftarrow 1, N \leftarrow 0$ 

|     |      |               | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|------|---------------|----|---|---|---|------|-----|-------|-------|--|
| INC | (HL) | (HL) ← (HL)+1 |    | * | 0 | * | 3    | 00  | 110   | 100   |  |

Increments by 1 the contents of memory specified by register pair HL.

Example: When (HL) = 0x50,

INC (HL); (HL)  $\leftarrow$  0x51, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0

|     |   |          | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|---|----------|----|---|---|---|------|-----|-------|-------|--|
| DEC | r | r ← r -1 |    | * | 1 | * | 1    | 00  | r     | 101   |  |

Subtract 1 from the contents of register r by 1.

Example: When L = 0x01,

DEC L; L $\leftarrow$  0, Z $\leftarrow$  1, H $\leftarrow$  0, N $\leftarrow$  1

|     |      |                 | CY | н | H | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|------|-----------------|----|---|---|---|------|-----|-------|-------|--|
| DEC | (HL) | (HL) ← (HL) - 1 |    | * | 1 | * | 3    | 00  | 110   | 101   |  |

Increments by 1 the contents of memory specified by register pair HL.

Example: When (HL) = 0x00, DEC (HL) ; (HL)  $\leftarrow$  0xFF, Z  $\leftarrow$  0, H  $\leftarrow$  1, N  $\leftarrow$  1

### 2.4 16-Bit Arithmetic Operation Instructions

|            | C.           | 2Y Μ | 4 | z | CYCL | 76 | 543 | 210 |  |
|------------|--------------|------|---|---|------|----|-----|-----|--|
| ADD HL, ss | HL ← HL+ss * | *    | 0 |   | 2    | 00 | ss1 | 001 |  |

Adds the contents of register pair ss to the contents of register pair HL and stores the results in HL.

| ss codes are as follows. |               | T  |
|--------------------------|---------------|----|
|                          | Register Pair | SS |
|                          | ВС            | 00 |
|                          | DE            | 01 |
|                          | HL            | 10 |
|                          | SP            | 11 |

Flag Z: No change

H: Set if there is a carry from bit 11; otherwise reset.

N: Rest

CY: Set if there is a carry from bit 15; otherwise reset.

Example: When HL = 0x8A23, BC = 0x0605,

ADD HL, BC; HL  $\leftarrow$  0x9028, H  $\leftarrow$  1, N  $\leftarrow$  0, CY  $\leftarrow$  0 ADD HL, HL; HL  $\leftarrow$  0x1446, H  $\leftarrow$  1, N  $\leftarrow$  0, CY  $\leftarrow$  1



Adds the contents of the 8-bit immediate operand e and SP and stores the results in SP.

Example: SP = 0xFFF8

ADD SP, 2; SP  $\leftarrow$  0xFFFA, CY  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0, Z  $\leftarrow$  0

|     |    |           | CY | н | н | z | CYCL | 7.6 | 5 4 3 | 2 1 0 |  |
|-----|----|-----------|----|---|---|---|------|-----|-------|-------|--|
| INC | SS | ss ← ss+1 |    |   | - | - | 2    | 00  | ss0   | 011   |  |

Increments the contents of register pair ss by 1.

Example: When DE = 0x235F,

INC DE ; DE ← 0x2360

|        |           | CY | н | 4 | Z | CYCL | 76 | 5 4 3 | 210 |  |
|--------|-----------|----|---|---|---|------|----|-------|-----|--|
| DEC SS | ss ← ss-1 |    |   |   |   | 2    | 00 | ss1   | 011 |  |

Decrements the contents of register pairss by 1.

Example: When DE = 0x235F,

DEC DE ; DE ← 0x235E

#### 2.5 Rotate Shift Instructions



Rotates the contents of register A to the left.

That is, the contents of bit 0 are copied to bit 1 and the previous contents of bit 1 (the contents before the copy operation) are copied to bit 2. The same operation is repeated in sequence for the rest of the register. The contents of bit 7 are placed in both CY and bit 0 of register A..

Example: When A = 0x85 and CY = 0,

RLCA;  $A \leftarrow 0x0A$ ,  $CY \leftarrow 1$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ 



Rotates the contents of register A to the left.

Example: When A = 0x95 and CY = 1,

RLA; A  $\leftarrow$  0x2B, C  $\leftarrow$  1, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0



Rotates the contents of register A to the right.

Example: When A= 0x3B and CY = 0,

RRCA;  $A \leftarrow 0x9D$ ,  $CY \leftarrow 1$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ 



Rotates the contents of register A to the right.

Example: When A= 0x81 and CY = 0,

RRA; A  $\leftarrow$  0x40, CY  $\leftarrow$  1, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0



Rotates the contents of operand m to the left. r and (HL) are used for operand m.

|     |      |   | CYCL | 76543 | 3210 |  |
|-----|------|---|------|-------|------|--|
| RLC | r    | 2 | 11   | 001   | 011  |  |
|     |      |   | 00   | 000   | r    |  |
| RLC | (HL) | 4 | 11   | 001   | 011  |  |
|     |      |   | 00   | 000   | 110  |  |

Examples: When B = 0x85, (HL) = 0, and CY = 0,

RLC B ; B  $\leftarrow$  0x0B, CY  $\leftarrow$  1, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0 RLC (HL) ; (HL)  $\leftarrow$  0x00, CY  $\leftarrow$  0, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  0



Rotates the contents of operand m to the left. r and (HL) are used for operand m.

|         | CYCL | 7 6 | 5 4 3 | 2 1 0 |
|---------|------|-----|-------|-------|
| RL r    | 2    | 11  | 001   | 011   |
|         |      | 00  | 010   | r     |
| RL (HL) | 4    | 11  | 001   | 011   |
|         |      | 00  | 010   | 110   |

Examples: When L = 0x80, (HL) = 0x11, and CY = 0,

RL L; L  $\leftarrow$  0x00, CY  $\leftarrow$  1, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  0 RL (HL); (HL)  $\leftarrow$  0x22, CY  $\leftarrow$  0, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0



Rotates the contents of operand m to the right, r and (HL) are used for operand m.

|     |      | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|------|------|-----|-------|-------|--|
| RRC | r    | 2    | 11  | 001   | 011   |  |
|     |      |      | 00  | 001   | r     |  |
| RRC | (HL) | 4    | 11  | 001   | 011   |  |
|     |      |      | 00  | 001   | 110   |  |

Examples: When C = 0x1, (HL) = 0x0, CY = 0,

RRC C ;  $C \leftarrow 0x80$ ,  $CY \leftarrow 1$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ RRC (HL) ; (HL)  $\leftarrow 0x00$ ,  $CY \leftarrow 0$ ,  $Z \leftarrow 1$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ 



Rotates the contents of operand m to the right, r and (HL) are used for operand m.

|    |      | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|----|------|------|-----|-------|-------|--|
| RR | r    | 2    | 11  | 001   | 011   |  |
|    |      |      | 00  | 011   | r     |  |
| RR | (HL) | 4    | 11  | 011   | 011   |  |
|    |      |      | 00  | 011   | 110   |  |

Examples: When A = 0x1, (HL) = 0x8A, CY = 0,

RR A ;  $A \leftarrow 0x00$ ,  $CY \leftarrow 1$ ,  $Z \leftarrow 1$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ RR (HL) ; (HL)  $\leftarrow 0x45$ ,  $CY \leftarrow 0$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ 



Shifts the contents of operand m to the left. That is, the contents of bit 0 are copied to bit 1 and the previous contents of bit 1 (the contents before the copy operation) are copied to bit 2. The same operation is repeated in sequence for the rest of the operand. The content of bit 7 is copied to CY, and bit 0 is reset.

r and (HL) are used for operand m.

|     |      | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|------|------|-----|-------|-------|--|
| SLA | r    | 2    | 11  | 001   | 011   |  |
|     |      |      | 00  | 100   | r     |  |
| SLA | (HL) | 4    | 11  | 011   | 011   |  |
|     |      |      | 00  | 100   | 110   |  |

Examples: When D = 0x80, (HL) = 0xFF, and CY = 0,

SLA D; D  $\leftarrow$  0x00, CY  $\leftarrow$  1, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  0 SLA (HL); (HL)  $\leftarrow$  0xFE, CY  $\leftarrow$  1, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0



Shifts the contents of operand m to the right. That is, the contents of bit 7 are copied to bit 6 and the previous contents of bit 6 (the contents before the copy operation) are copied to bit 5. The same operation is repeated in sequence for the rest of the operand. The contents of bit 0 are copied to CY, and the content of bit 7 is unchanged.

r and (HL) are used for operand m.



Example: When A = 0x8A, (HL) = 0x01, and CY = 0,

SRA D;  $A \leftarrow 0 \times C5$ ,  $CY \leftarrow 0$ ,  $Z \leftarrow 0$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ SRA (HL);  $(HL) \leftarrow 0 \times 00$ ,  $CY \leftarrow 1$ ,  $Z \leftarrow 1$ ,  $H \leftarrow 0$ ,  $N \leftarrow 0$ 



Shifts the contents of operand m to the right. That is, the contents of bit 7 are copied to bit 6 and the previous contents of bit 6 (the contents before the copy operation) are copied to bit 5. The same operation is repeated in sequence for the rest of the operand. The contents of bit 0 are copied to CY, and bit 7 is reset.

r and (HL) are used for operand m.

|     |      | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|------|------|-----|-------|-------|--|
| SRL | r    | 2    | 11  | 001   | 011   |  |
|     |      |      | 00  | 111   | r     |  |
| SRL | (HL) | 4    | 11  | 001   | 011   |  |
|     |      |      | 00  | 111   | 110   |  |

Examples: When A = 0x01, (HL) = 0xFF, CY + 0,

SRL A; A  $\leftarrow$  0x00, CY  $\leftarrow$  1, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  0 SRL (HL); (HL)  $\leftarrow$  0x7F, CY  $\leftarrow$  1, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0



Shifts the contents of the lower-order 4 bits (0-3) of operand m unmodified to the higher-order 4 bits (4-7) of that operand and shifts the contents of the higher-order 4 bits to the lower-order 4 bits. r and (HL) are used for operand m.

|           | CYCL | 7 6 | 5 4 3 | 2 1 0 |
|-----------|------|-----|-------|-------|
| SWAP r    | 2    | 11  | 001   | 011   |
|           |      | 00  | 110   | r     |
| SWAP (HL) | 4    | 11  | 001   | 011   |
|           |      | 00  | 110   | 110   |

Examples: When A = 0x00 and (HL) = 0xF0.

SWAP A ; A  $\leftarrow$  0x00, Z  $\leftarrow$  1, H  $\leftarrow$  0, N  $\leftarrow$  0, CY  $\leftarrow$  0 SWAP (HL) ; (HL)  $\leftarrow$  0x0F, Z  $\leftarrow$  0, H  $\leftarrow$  0, N  $\leftarrow$  0, CY  $\leftarrow$  0

# 2.6 Bit Operations

|  |     |    |   |     | CY | н | н | z | CYCL | 76 | 5 4 3 | 210 |  |
|--|-----|----|---|-----|----|---|---|---|------|----|-------|-----|--|
|  | ВІТ | b, | r | Z ← | -  | 1 | 0 | Ē | 2    | 11 | 001   | 011 |  |
|  |     |    |   |     |    |   |   |   |      | 01 | b     | r   |  |

Copies the complement of the contents of the specified bit in register r to the Z flag of the program status word (PSW).

The codes for b and r are as follows.

| Bit | b   | Register | r   |
|-----|-----|----------|-----|
| 0   | 000 | А        | 111 |
| 1   | 001 | В        | 000 |
| 2   | 010 | С        | 001 |
| 3   | 011 | D        | 010 |
| 4   | 100 | Е        | 011 |
| 5   | 101 | Н        | 100 |
| 6   | 110 | L        | 101 |
| 7   | 111 |          |     |

Examples: When A= 0x80 and L= 0xEF

BIT 7, A;  $Z \leftarrow 0, H \leftarrow 1, N \leftarrow 0$ BIT 4, L;  $Z \leftarrow 1, H \leftarrow 1, N \leftarrow 0$ 

BIT b, (HL)  $Z \leftarrow \overline{(HL)_b}$  -- 1 0  $\overline{(HL)_b}$  3 11 001 011 01 b 110

Copies the complement of the contents of the specified bit in memory specified by the contents of register pair HL to the Z flag of the program status word (PSW).

Examples: When (HL) = 0xFE,

BIT 0, (HL);  $Z \leftarrow 1$ ,  $H \leftarrow 1$ ,  $N \leftarrow 0$ BIT 1, (HL);  $Z \leftarrow 0$ ,  $H \leftarrow 1$ ,  $N \leftarrow 0$ 

|     |    |   |                    | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|-----|----|---|--------------------|----|---|---|---|------|----|-------|-------|--|
| SET | b, | r | r <sub>b</sub> ← 1 |    |   |   |   | 2    | 11 | 001   | 011   |  |
|     |    |   |                    |    |   |   |   |      | 11 | b     | r     |  |

Sets to 1 the specified bit in specified register r.

Example: When A = 0x80 and L = 0x3B,

SET 3, A;  $A \leftarrow 0x84$ SET 7, L;  $L \leftarrow 0xBB$ 

|     |    |      |                       | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 210 |  |
|-----|----|------|-----------------------|----|---|---|---|------|-----|-------|-----|--|
| SET | b, | (HL) | (HL) <sub>b</sub> ← 1 |    |   |   |   | 4    | 11  | 001   | 011 |  |
|     |    |      |                       |    |   |   |   |      | 11  | b     | 110 |  |

Sets to 1 the specified bit in the memory contents specified by registers H and L.

Example: When 0x00 is the memory contents specified by H and L,

SET 3, (HL); (HL) ← 04H

|     |    |   |                    | CY | н | н | z | CYCL | 76 | 5 4 3 | 210 |  |
|-----|----|---|--------------------|----|---|---|---|------|----|-------|-----|--|
| RES | b, | r | r <sub>b</sub> ← 0 |    |   |   |   | 2    | 11 | 001   | 011 |  |
|     |    |   |                    |    |   |   |   |      | 10 | b     | r   |  |

Resets to 0 the specified bit in the specified register r.

Example: When A = 0x80 and L = 0x3B,

RES 7, A ; A  $\leftarrow$  0x00 RES 1, L ; L  $\leftarrow$  0x39

|     |    |      |          | СУ | н | н | z | CYCL | 7 6 | 5 4 3 | 210 |  |
|-----|----|------|----------|----|---|---|---|------|-----|-------|-----|--|
| RES | b, | (HL) | (HL)₅← 0 |    |   |   |   | 4    | 11  | 001   | 011 |  |
|     |    |      |          |    |   |   |   |      | 10  | b     | 110 |  |

Resets to 0 the specified bit in the memory contents specified by registers H and L.

Example: When 0xFF is the memory contents specified by H and L,

RES 3, (HL) ; (HL)  $\leftarrow$  0xF7

#### 2.7 Jump Instructions

|    |    |         | CY | н | 4 | z     | CYCL | 7 6      | 5 4 3 | 210      |  |
|----|----|---------|----|---|---|-------|------|----------|-------|----------|--|
| JP | nn | PC ← nn | -  |   |   |       | 4    | 11       | 000   | 011      |  |
|    |    |         |    |   |   | L - A | DRS  | <b>←</b> | — n-  | <b>→</b> |  |
|    |    |         |    |   |   | H - A | DRS  | <b>←</b> | — n - | <b>→</b> |  |

Loads the operand nn to the program counter (PC).

nn specifies the address of the subsequently executed instruction.

The lower-order byte is placed in byte 2 of the object code and the higher-order byte is placed in byte 3.

Example: JP 8000H; Jump to 0x8000.



\*Cycle no. is 3 when ∞ nonmatching

Loads operand nn in the PC if condition cc and the flag status match.

The subsequent instruction starts at address nn.

If condition cc and the flag status do not match, the contents of the PC are incremented, and the instruction following the current JP instruction is executed.

The relation between conditions and cc codes are as follows.

| 0 | œ  | Condition | Flag   |
|---|----|-----------|--------|
| 0 | 00 | NZ        | Z = 0  |
| 0 | 01 | Z         | Z = 1  |
| 1 | 10 | NC        | CY = 0 |
| 1 | 11 | С         | CY = 1 |

Example: When Z = 1 and C = 0,

JP NZ, 8000H; Moves to next instruction after 3 cycles.

JP Z, 8000H; Jumps to address 0x8000.

JP C, 8000H; Moves to next instruction after 3 cycles.

JP NC, 8000H; Jumps to address 0x8000.



e = -127 to +129

Jumps -127 to +129 steps from the current address.



e = -127 to +129

If condition co and the flag status match, jumps -127 to +129 steps from the current address. If co and the flag status do not match, the instruction following the current JP instruction is executed.

|    |      |         | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|----|------|---------|----|---|---|---|------|-----|-------|-------|--|
| JP | (HL) | PC ← HL |    |   |   |   | 1    | 11  | 101   | 001   |  |

Loads the contents of register pair HL in program counter PC. The next instruction is fetched from the location specified by the new value of PC.

Example: When HL = 0x8000,

JP (HL) ; Jumps to 0x8000.

#### 2.8 Call and Return Instructions



In memory, pushes the PC value corresponding to the instruction at the address following that of the CALL instruction to the 2 bytes following the byte specified by the current SP. Operand nn is then loaded in the PC.

The subroutine is placed after the location specified by the new PC value.

When the subroutine finishes, control is returned to the source program using a return instruction and by popping the starting address of next instruction, which was just pushed, and moving it to the PC.

With the push, the current value of the SP is decremented by 1, and the higher-order byte of the PC is loaded in the memory address specified by the new SP value. The value of the SP is then again decremented by 1, and the lower-order byte of the PC is loaded in the memory address specified by that value of the SP.

The lower-order byte of the address is placed in byte 2 of the object code, and the higher-order byte is placed in byte 3.

Examples: When PC = 0x8000 and SP = 0xFFFE,

Address

0x8000 CALL 1234H : Jumps to address 0x1234, and

0x8003 (FFFDH) ← 80H

(FFFCH) ← 03H SP ← FFFCH



If condition commatches the flag, the PC value corresponding to the instruction following the CALL instruction in memory is pushed to the 2 bytes following the memory byte specified by the SP. Operand nn is then loaded in the PC.

Examples: When Z = 1,

Address

0x7FFC CALL\_NZ, 0x1234 ; Moves to next instruction after 3 cycles.

0x8000 CALL Z, 0x1234 ; Pushes 0x8003 to the stack,

0x8003 and jumps to 0x1234.

|  |                                                      | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |
|--|------------------------------------------------------|----|---|---|---|------|----|-------|-------|
|  | PCı←(SP)                                             | !  |   |   |   | 4    | 11 | 001   | 001   |
|  | $PC_H \leftarrow (SP + 1)$<br>$SP \leftarrow SP + 2$ |    |   |   |   |      |    |       |       |

Pops from the memory stack the PC value pushed when the subroutine was called, returning control to the source program.

In this case, the contents of the address specified by the SP are loaded in the lower-order byte of the PC, and the content of the SP is incremented by 1. The contents of the address specified by the new SP value are then loaded in the higher-order byte of the PC, and the SP is again incremented by 1. (The value of SP is 2 larger than before instruction execution.)

The next instruction is fetched from the address specified by the content of PC.

Examples: Address

8000H CALL 9000H

8003H

RET : Returns to address 0x8003



Used when an interrupt-service routine finishes.

The execution of this return is as follows.

The address for the return from the interrupt is loaded in program counter PC.

The master interrupt enable flag is returned to its pre-interrupt status.

Examples: 0x0040

RETI ; Pops the stack and returns to address 0x8001.

8000H INC L :An external interrupt occurs here.

8001H



If condition cc and the flag match, control is returned to the source program by popping from the memory stack the PC value pushed to the stack when the subroutine was called.

Example: Address

0x8000 CALL 0x9000

0x8003

0x9000 CP 0

RET Z ; Returns to address 0x8003 if Z = 1.

Moves to next instruction after 2 cycles if Z = 0.

|     |   |                                                                                      | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|-----|---|--------------------------------------------------------------------------------------|----|---|---|---|------|-----|-------|-------|--|
| RST | t | (SP - 1) ← PC <sub>H</sub>                                                           |    |   |   |   | 4    | 11  | t     | 111   |  |
|     |   | (SP - 2) ← PC <sub>L</sub><br>SP ← SP - 2<br>PC <sub>H</sub> ← 0 PC <sub>L</sub> ← P |    |   |   |   |      |     |       |       |  |

Pushes the current value of the PC to the memory stack and loads to the PC the page 0 memory addresses provided by operand t.

Then next instruction is fetched from the address specified by the new content of PC.

With the push, the content of the SP is decremented by 1, and the higher-order byte of the PC is loaded in the memory address specified by the new SP value. The value of the SP is then again decremented by 1, and the lower-order byte of the PC is loaded in the memory address specified by that value of the SP

The RST instruction can be used to jump to 1 of 8 addresses.

Because all of the addresses are held in page 0 memory, 0x00 is loaded in the higher-order byte of the PC, and the value of P is loaded in the lower-order byte.

The relation between the ticodes and Piare as follows.

| Operand | Operand | t   | (PC <sub>H</sub> ) | P (PCL) |
|---------|---------|-----|--------------------|---------|
| 0       | 0       | 000 | 0x00               | 0x00    |
| 1       | 1       | 001 | 0x00               | 0x08    |
| 2       | 2       | 010 | 0x00               | 0x10    |
| 3       | 3       | 011 | 0x00               | 0x18    |
| 4       | 4       | 100 | 0x00               | 0x20    |
| 5       | 5       | 101 | 0x00               | 0x28    |
| 6       | 6       | 110 | 0x00               | 0x30    |
| 7       | 7       | 111 | 0x00               | 0x38    |

Example: Address

0x8000 RST 1 ; Pushes 0x8001 to the stack, 0x8001 and jumps to 0x0008.

#### 2.9 General-Purpose Arithmetic Operations and CPU Control Instructions

|     |            | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 210 |
|-----|------------|----|---|---|---|------|----|-------|-----|
| DAA | Decimal    | *  | 0 |   | * | 1    | 00 | 100   | 111 |
|     | adjust acc |    |   |   |   |      |    |       |     |

When performing addition and subtraction, binary coded decimal representation is used to set the contents of register A to a binary coded decimal number (BCD).

The following table shows the processing that accompanies execution of the DAA instruction immediately following execution of addition (ADD and ADC) and substraction (SUB and SBC) instructions.

| Instruction<br>before<br>Execution | CY Contents<br>before<br>Execution   | Bits 4-7<br>Register A                                                                                | H Contents<br>before<br>Execution | Bits 0-3<br>Register A                                                                                | Number Added<br>to Register A                                | CY Contents<br>after<br>Execution |
|------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------|
| ADD<br>ADC<br>(N = 0)              | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1 | 0x0- 0x9<br>0x0- 0x8<br>0x0- 0x9<br>0xA-0xF<br>0x9-0xF<br>0xA-0xF<br>0x0- 0x2<br>0x0- 0x2<br>0x0- 0x3 | 0<br>0<br>1<br>0<br>0<br>1<br>0   | 0x0- 0x9<br>0xA-0xF<br>0x0- 0x3<br>0x0- 0x9<br>0xA-0xF<br>0x0- 0x3<br>0x0- 0x9<br>0xA-0xF<br>0x0- 0x3 | 0x00<br>0x06<br>0x06<br>0x60<br>0x66<br>0x66<br>0x60<br>0x66 | 0<br>0<br>1<br>1<br>1<br>1<br>1   |
| SUB<br>SBC<br>(N = 1)              | 0<br>0<br>1<br>1                     | 0x0- 0x9<br>0x0- 0x8<br>0x7-0xF<br>0x6-0xF                                                            | 0<br>1<br>0<br>1                  | 0x0- 0x9<br>0x6 - 0xF<br>0x0- 0x9<br>0x6 - 0xF                                                        | 0x00<br>0xF A<br>0xA0<br>0x9A                                | 0<br>0<br>1<br>1                  |

Examples: When A = 0x45 and B = 0x38,

ADD A, B; A  $\leftarrow$  0x7D, N  $\leftarrow$  0

DAA ;  $A \leftarrow 0x7D + 0x06 (0x83), CY \leftarrow 0$ SUB A, B ;  $A \leftarrow 0x83 - 0x38 (0x4B), N \leftarrow 1$ DAA ;  $A \leftarrow 0x4B + 0xFA (0x45)$ 

|  |     |           | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|--|-----|-----------|----|---|---|---|------|-----|-------|-------|--|
|  | CPL | <br>A ← A | -  | 1 | 1 | ! | 1    | 00  | 101   | 111   |  |

Takes the one's complement of the contents of register A.

Example: When A = 0x35,

CPL ; A ← 0xCA

|     |              | CY | н | н | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |
|-----|--------------|----|---|---|---|------|-----|-------|-------|
| NOP | No operation |    |   | - | - | 1    | 00  | 000   | 000   |

Only advances the program counter by 1; performs no other operations that have an effect.

#### 2.9 General-Purpose Arithmetic Operations and CPU Control Instructions

|  |     |            | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 210 |
|--|-----|------------|----|---|---|---|------|-----|-------|-----|
|  | DAA | Decimal    | *  | 0 | ! | * | 1    | 00  | 100   | 111 |
|  |     | adjust acc |    |   |   |   |      |     |       |     |

When performing addition and subtraction, binary coded decimal representation is used to set the contents of register A to a binary coded decimal number (BCD).

The following table shows the processing that accompanies execution of the DAA instruction immediately following execution of addition (ADD and ADC) and substraction (SUB and SBC) instructions.

| Instruction<br>before<br>Execution | CY Contents<br>before<br>Execution | Bits 4-7<br>Register A | H Contents<br>before<br>Execution | Bits 0-3<br>Register A | Number Added<br>to Register A | CY Content<br>after<br>Execution |
|------------------------------------|------------------------------------|------------------------|-----------------------------------|------------------------|-------------------------------|----------------------------------|
|                                    | 0                                  | 0x0- 0x9               | 0                                 | 0x0- 0x9               | 0x00                          | 0                                |
|                                    | lő                                 | 0x0- 0x8               | lŏ                                | 0xA-0xF                | 0x06                          | lõ                               |
| ADD                                | lo                                 | 0x0- 0x9               | 1                                 | 0x0- 0x3               | 0x06                          | o                                |
| ADC                                | o                                  | 0xA-0xF                | o                                 | 0x0- 0x9               | 0x60                          | 1                                |
|                                    | 0                                  | 0x9-0xF                | 0                                 | 0xA-0xF                | 0x66                          | 1                                |
|                                    | o                                  | 0xA-0xF                | 1                                 | 0x0- 0x3               | 0x66                          | 1                                |
|                                    | 1                                  | 0x0- 0x2               | 0                                 | 0x0- 0x9               | 0x60                          | 1                                |
|                                    | 1                                  | 0x0- 0x2               | 0                                 | 0xA-0xF                | 0x66                          | 1                                |
| (N = 0)                            | 1                                  | 0x0- 0x3               | 1                                 | 0x0- 0x3               | 0x66                          | 1                                |
| SUB                                | 0                                  | 0x0- 0x9               | 0                                 | 0x0- 0x9               | 0x00                          | 0                                |
| SBC                                | lo                                 | 0x0- 0x8               | 1                                 | 0x6 - 0xF              | 0xFA                          | lo                               |
|                                    | 1                                  | 0x7-0xF                | lo                                | 0x0- 0x9               | 0xA0                          | 1                                |
| (N = 1)                            | 1                                  | 0x6-0xF                | 1                                 | 0x6 - 0xF              | 0x9A                          | 1                                |

Examples: When A = 0x45 and B = 0x38,

ADD A, B; A  $\leftarrow$  0x7D, N  $\leftarrow$  0

DAA ;  $A \leftarrow 0x7D + 0x06 (0x83), CY \leftarrow 0$ SUB A, B ;  $A \leftarrow 0x83 - 0x38 (0x4B), N \leftarrow 1$ DAA ;  $A \leftarrow 0x4B + 0xFA (0x45)$ 

|  |     |           | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|--|-----|-----------|----|---|---|---|------|-----|-------|-------|--|
|  | CPL | <br>A ← A | -  | 1 | 1 | ! | 1    | 00  | 101   | 111   |  |

Takes the one's complement of the contents of register A.

Example: When A = 0x35,

 $\mathsf{CPL} \quad ; \quad \mathsf{A} \leftarrow \mathsf{0}\mathsf{x}\mathsf{C}\mathsf{A}$ 

|          | CY     | н | 4 | z | CYCL | 7 6 | 5 4 3 | 210 |  |
|----------|--------|---|---|---|------|-----|-------|-----|--|
| NOP No o | ration |   | - |   | 1    | 00  | 000   | 000 |  |

Only advances the program counter by 1; performs no other operations that have an effect.

|      |      | CY | н | 4 | z | CYCL | 7 6 | 5 4 3 | 2 1 0 |  |
|------|------|----|---|---|---|------|-----|-------|-------|--|
| HALT | Halt |    |   |   |   | 1    | 01  | 110   | 110   |  |

After a HALT instruction is executed, the system clock is stopped and HALT mode is entered. Although the system clock is stopped in this status, the oscillator circuit and LCD controller continue to operate.

In addition, the status of the internal RAM register ports remains unchanged.

HALT mode is canceled by an interrupt or reset signal.

The program counter is halted at the step after the HALT instruction. If both the interrupt request flag and the corresponding interrupt enable flag are set, HALT mode is exited, even if the interrupt master enable flag is not set.

Once HALT mode is canceled, the program starts from the address indicated by the program counter.

If the master enable flag is set, the contents of the program counter are pushed to the stack and control jumps to the starting address of the interrupt.

If the RESET terminal goes LOW in HALT mode, the mode becomes that of a normal reset.

|      |      | CY | н | 4 | z | CYCL | 76 | 5 4 3 | 2 1 0 |  |
|------|------|----|---|---|---|------|----|-------|-------|--|
| STOP | Stop |    |   |   |   | 1    | 00 | 010   | 000   |  |
|      |      |    |   |   |   |      | 00 | 000   | 000   |  |

Execution of a STOP instruction stops both the system clock and oscillator circuit. STOP mode is entered, and the LCD controller also stops.

However, the status of the internal RAM registers ports remains unchanged.

STOP mode can be canceled by a reset signal.

If the RESET terminal goes LOW in STOP mode, it becomes that of a normal reset status.

The following conditions should be met before a STOP instruction is executed and STOP mode is entered.

- · All interrupt-enable (IE) flags are reset.
- Input to P10 P13 is LOW for all.