

# Shenzhen peas semiconductor co., LTD

# **SPECIFICATION**

T24C128 A/T24C256 A Version 2.0

Date:22.Nov.2013

Page: 1 of 15

## **■**Features

Wide voltage Operation

- VCC = 1.8V to 5.5V

Low-Power Devices (ISB =  $3 \mu A @ 5.5V$ ) Available

Operating Ambient Temperature: -40°C to +85°C

Internally Organized 16,384 X 8 (128K), 32,768 X 8 (256K)

Two-wire Serial Interface

Schmitt Trigger, Filtered Inputs for Noise Suppression

**Bidirectional Data Transfer Protocol** 

1 MHZ(5V), 400 kHz (1.8V, 2.7V, 3.3V) Compatibility

Write Protect Pin for Hardware Data Protection

64-byte Page (128K/256K) Write Modes

Partial Page Writes Allowed

Self-timed Write Cycle (5 ms max)

High-reliability

Endurance: 1 Million Write Cycles

- Data Retention: 100 Years

8-lead PDIP, 8-lead JEDEC SOIC and 8-lead TSSOP Packages

## General Description

The T24C128A/T24C256A provides 131,072/262,144 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as4096 words of 8 bits each The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The T24C128A/T24C256A is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, and 8-lead TSSOP packages and is accessed via a Two-wire serial interface. In addition, the T24C128A/T24C256A is available in (1.8V to 5.5V) version Shenzhen First-Rank Technology Co., Ltd

## Pin Configuration



## Pin Descriptions

| Pin Descri | Designation | Туре                   | Name and Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|------------|-------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Number     |             | Туре                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 1 – 2      | A0 - A1     | I                      | Address Inputs DEVICE/PAGE ADDRESSES (A1, A0): The A1 and A0 pins are device address inputs that are hardwired or left not connected for hardware compatibility with other 24Cxx devices. When the pins are hardwired, as many as four 128K/256K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). If the pins are left floating, the A2, A1 and A0 pins will be internally pulled down to GND if the capacitive coupling to the circuit board VCC plane is <3 pF. If coupling is >3 pF, recommends connecting the address pins to GND. |  |  |  |  |  |
| 5          | SDA         | I/O<br>&<br>Open-drain | Serial Data SERIAL DATA (SDA): The SDA pin is bi-directional for serial data transfer. Thi pin is open-drain driven and may be wire-ORed with any number of other open-drain or open- collector devices.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 6          | SCL         | I                      | Serial Clock Input SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into eac EEPROM device and negative edge clock data out of each device.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 7          | WP          | I                      | Write Protect WRITE PROTECT (WP): The write protect input, when connected to GND, allows normal write operations. When WP is connected high to VCC, all write operations to the memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND if the capacitive coupling to the circuit board VCC plane is <3 pF. If coupling is >3 pF, recommends connecting the pin to GND. Switching WP to VCC prior to a write operation creates a software write protect function. The write protection feature is enabled and operates as shown in the following Table 1.                 |  |  |  |  |  |

| I | 4 | GND | Р  | Ground       |
|---|---|-----|----|--------------|
| I | 8 | VCC | Р  | Power Supply |
| Ī | 3 | NC  | NC | No connect   |

**Table 1:** Write Protect

| WP Pin Status:  | Part of the Array Protected  |                   |  |  |  |  |
|-----------------|------------------------------|-------------------|--|--|--|--|
| Wi Till Status. | T24C128A                     | T24C256A          |  |  |  |  |
| At VCC          | Full (128K) Array            | Full (256K) Array |  |  |  |  |
| At GND          | Normal Read/Write Operations |                   |  |  |  |  |

## Block Diagram



## **Functional Description**

## 1. Memory Organization

T24C128A, 128K SERIAL EEPROM: The 128K is internally organized as 256 pages of 64 bytes each. Random word addressing requires a 14-bit data word address. T24C256A, 256K SERIAL EEPROM: The 256K is internally organized as 512 pages of 64 bytes each. Random word addressing requires a 15-bit data word address. 2. Device Operation

CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device.

Data on the SDA pin may change only during SCL low time periods (see to Figure 1 on page 5). Data changes during SCL high periods will indicate a start or stop condition as defined below.

START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see to Figure 2 on page 5).

STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 2 on page 5).

ACKNOWLEDGE: All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a "0" to acknowledge that it has received each word. This happens during the ninth clock cycle.

STANDBY MODE: The T24C128A/T24C256A features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the STOP bit and the completion of any internal operations

MEMORY RESET: After an interruption in protocol, power loss or system reset, any two-wire part can be reset by following these steps:

- 1. Clock up to 9 cycles.
- 2. Look for SDA high in each cycle while SCL is high.
- 3. Create a start condition.

Figure 1. Data Validity



Figure 2. Start and Stop Definition



Figure 3. Output Acknowledge

Date:22.Nov.2013 Page: 5 of 15





#### 3. Device Addressing

The 128K/256K EEPROM devices all require an 8-bit device address word following a start condition to enable the chip for a read or write operation (see to Figure 4 on page 5).

The device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown. This is common to all the Serial EEPROM devices.

The 128K/256K uses the three device address bits A2, A1, A0 to allow as many as eight devices on the same bus. These bits must compare to their corresponding hardwired input pins. The A2, A1, and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are allowed to float.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a  $0^{\circ}$ . If a compare is not made, the chip will return to a standby state.

NOISE PROTECTION: Special internal circuitry placed on the SDA and SCL pins prevent small noise spikes from activating the device.

DATA SECURITY: The T24C128A/T24C256A has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at VCC.

#### 4. Write Operations

BYTE WRITE: A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a "0" and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle,  $t_{wR}$ , to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 5 on page 8).

PAGE WRITE: The 128K/256K devices are capable of 64-byte page writes.

A page write is initiated the same as a byte write, but the microcontroller does not send a stop

Shenzhen peas semiconductor co., LTD Version: 2.0

condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 63 more data words. The EEPROM will respond with a "0" after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 6 on page 8).

The data word address lower six (128K/256K) bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 64 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

**ACKNOWLEDGE POLLING:** Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a "0", allowing the read or write sequence to continue.

#### 5. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to "1". There are three read operations: current address read, random address read and sequential read.

CURRENT ADDRESS READ: The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the cur- rent page to the first byte of the same page.

Once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input "0" but does generate a following stop condition (see Figure 7 on page 8).

RANDOM READ: A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 8 on page 8).

SEQUENTIAL READ: Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 9 on page 9)

Figure 4. Device Address

Shenzhen peas semiconductor co. LTD. Date:22.Nov.2013

Page: 7 of 15



Figure 5. Byte Write



Figure 6. Page Write



Figure 7. Current Address Read



Figure 8. Random Read

Shenzhen peas semiconductor co., LTD Version: 2.0



Figure 9. Sequential Read



## Electrical Characteristics

**Absolute Maximum Stress Ratings** 

DC Supply Voltage . . . -0.3V to +6.5V

Input / Output Voltage. .. GND-0.3V to VCC+0.3V

Operating Ambient Temperature . . .-40°C to +85°C

Storage Temperature . . . . . . -55°C to +125°C

#### \*Comments

Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

## DC Electrical Characteristics

Applicable over recommended operating range from:  $T_A = -40^{\circ} \text{ C}$  to  $+85^{\circ} \text{ C}$ , VCC = +1.8V to +5.5V (unless otherwise noted)

Shenzhen peas semiconductor co., LTD Version: 2.0

Date:22.Nov.2013 Page: 9 of 15

|                            |                              |         | •    |                |    |                                                  |
|----------------------------|------------------------------|---------|------|----------------|----|--------------------------------------------------|
| Supply Voltage             | $V_{\rm cci}$                | 1.8     | 1    | 5.5            | V  |                                                  |
| Supply Voltage             | $V_{cc_2}$                   | 2.5     | -    | 5.5            | V  |                                                  |
| Supply Voltage             | $V_{cc3}$                    | 2.7     | -    | 5.5            | V  |                                                  |
| Supply Voltage             | $V_{cc4}$                    | 4.5     | -    | 5.5            | V  |                                                  |
| Supply Current VCC = 5.0V  | I <sub>cc1</sub>             | -       | 0.4  | 1.0            | mA | READ at 400 kHz                                  |
| Supply Current VCC = 5.0V  | I <sub>CC2</sub>             | -       | 2.0  | 3.0            | mA | WRITE at 400 kHz                                 |
| Standby Current VCC = 1.8V | SB1                          | - 0.6   |      | 1.0 µA         |    | V <sub>IN</sub> = VCC or VSS                     |
| Standby Current VCC = 2.5V | $I_{SB2}$                    | - 1.0   |      | 2.0 μ <b>A</b> |    | V <sub>IN</sub> = VCC or VSS                     |
| Standby Current VCC = 2.7V | SB3                          | - 1.0   |      | 2.0 μΑ         |    | V <sub>IN</sub> = VCC or VSS                     |
| Standby Current VCC = 5.0V | $I_{SB4}$                    | - 1.0   |      | 3.0 µA         |    | V <sub>IN</sub> = VCC or VSS                     |
| Input Leakage Current      | l <sub>II</sub>              | -       | 0.10 | 3.0 µA         |    | $V_{\scriptscriptstyle IN} = VCC \text{ or VSS}$ |
| Output Leakage Current     | $I_{\text{LO}}$              | -       | 0.05 | 3.0 µA         |    | $V_{OUT} = VCC \text{ or VSS}$                   |
| Input Low Level            | $V_{\rm \tiny IL}$           | -0.6    |      | VCCx0.3        | V  |                                                  |
| Input High Level           | $V_{\text{\tiny IH}}$        | VCCx0.7 | -    | VCC+0.5        | V  |                                                  |
| Output Low Level VCC =5.0V | $V_{\text{OL3}}$             | -       | -    | 0.4 V          |    | I <sub>or</sub> = 3.0 mA                         |
| Output Low Level VCC =3.0V | $V_{\scriptscriptstyle OL2}$ | -       | 1    | 0.4            | V  | I <sub>or</sub> = 2.1 mA                         |
| Output Low Level VCC =1.8V | $V_{oli}$                    | -       | ı    | 0.2            | V  | I <sub>oL</sub> = 0.15 mA                        |

# Pin Capacitance

Applicable over recommended operating range from  $T_A = 25^{\circ}\,C$ ,  $f = 1.0\,MHz$ , VCC = +1.8V

| Parameter                           | Symbol | Min. | Тур. | Max. | Unit | Condition     |
|-------------------------------------|--------|------|------|------|------|---------------|
| Input/Output Capacitance (SDA)      | Cı/o   | -    | -    | 8 pF |      | Vi/o = OV     |
| Input Capacitance (A0, A1, A2, SCL) | Cin    | -    | -    | 6 pF |      | $V_{IN} = 0V$ |

# AC Electrical Characteristics

Applicable over recommended operating range from  $T_A = -40^{\circ} \, \text{C}$  to  $+85^{\circ} \, \text{C}$ , VCC =

+1.8V to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

| Parameter Symbol      |                              | 1.8  | 3, 2.7, 5.0-vo | lt   | Units |  |
|-----------------------|------------------------------|------|----------------|------|-------|--|
| Turumeter Symbor      |                              | Min. | Тур.           | Max. | c mas |  |
| Clock Frequency, SCL  | $f_{\scriptscriptstyle SCL}$ | -    | -              | 400  | kHz   |  |
| Clock Pulse Width Low | t <sub>low</sub>             | 1.2  | -              | -    | μs    |  |

Shenzhen peas semiconductor co., LTD Version: 2.0

Clock Pulse Width High 0.6 tнісн μs Noise Suppression Time 50  $t_{\scriptscriptstyle \rm I}$ ns Clock Low to Data Out Valid 0.9 0.1 μs  $t_{AA}$ Time the bus must be free before a new transmission can 1.2 μs  $t_{\tiny \text{BUF}}$ start Start Hold Time 0.6 μs thd.sta Start Setup Time 0.6 μs tsu.sta Data In Hold Time 0 μs thd.dat Data In Setup Time 100 ns tsu.dat Inputs Rise Time 0.3 μs  $t_{\scriptscriptstyle R}$ 300 ns Inputs Fall Time  $t_{\rm F}$ Stop Setup Time 0.6 tsu.sto μs Data Out Hold Time 50  $t_{\scriptscriptstyle \rm DH}$ Write Cycle Time 5  $t_{\mathrm{wr}}$ ms

1M

#### **Bus Timing**

5.0V, 25°C, Byte Mode

Figure 10. SCL: Serial Clock, SDA: Serial Data I/O

**Endurance** 



**Write Cycle Timing** 

Figure 11. SCL: Serial Clock, SDA: Serial Data I/O

Write Cycles



Note:

1. The write cycle time  $t_{w_R}$  is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle.

# **■**Ordering Information

| Code Number |   |    |     |   |   |   |  |  |  |  |
|-------------|---|----|-----|---|---|---|--|--|--|--|
| Part Number | Т | 24 | XXX | - | X | X |  |  |  |  |
|             | 1 | 2  | 3   |   | 4 | 5 |  |  |  |  |

1.Prefix

2. Series Name

24:Two-wire(I2C) Interface

**3.EEPROM Density** 

C128=128K bits

C256=256K bits

4. Operating Votage

A=1.8V-5.5V

**5.**Temperature Range

I=Ind Temp(-40°C-85°C)

E=Exp Temp(-40°C -125°C)

# Packaging Information

## 1.TSSOP



## **2.SOP**



Date:22.Nov.2013

Page: 14 of 15

## **3. DIP**



Shenzhen peas semiconductor co., LTD Version: 2.0

Date:22.Nov.2013 Page: 15 of 15