## dan.luu@gmail.com

## EXPERIENCE

| Recurse Center, Sabbatical                                                | $2017 - \mathrm{Preser}$                               |
|---------------------------------------------------------------------------|--------------------------------------------------------|
| Microsoft, Engineer                                                       | 2015-201                                               |
| ♦ Bing (BitFunnel)                                                        | C +                                                    |
| $\circ~$ Found algorithmic simplification, reducing largest an            | nd most complicated part of the system to 30LOC        |
| $\circ~$ This formed the core of a SIGIR 2017 paper that wo               | n Best Paper award                                     |
| $\circ~$ Many other improvements, e.g., reduced the number                | of hash collisions with improved re-hashing method     |
| $\diamond~$ SmartNIC; multiple order of magnitude tail latency imp        | provement System Veril                                 |
| $\circ~$ Half the latency of Amazon "enhanced networking"                 |                                                        |
| $\circ~$ Convinced TL to use modern practices such as version             | on control and pass/fail tests                         |
| Google, Engineer                                                          | 2013 - 201                                             |
| ♦ TPU (deep learning hardware accelerator)                                |                                                        |
| $\circ\ https://www.google.com/patents/WO2016186801A1$                    |                                                        |
| $\circ\ https://www.google.com/patents/US20160342889$                     |                                                        |
| Recurse Center, Sabbatical                                                | Spring 201                                             |
| Centaur Technology (acquired by VIA), Member of                           | f Technical Staff 2005 – 201                           |
| ♦ Here's one sample six-month project (adding an ARM fi                   | ront-end to our x86):                                  |
| $\circ~$ Helped reverse engineer the ARMv7 ISA (this was pr               | re-AArch64)                                            |
| $\circ~$ Created architectural simulator and got Android run              | ning on it                                             |
| $\circ~$ Implemented $^{1}\!/_{2}$ of the translator, and wrote associate | ted microcode Verilog / Templating langua              |
| $\circ~$ Created test generator that found 90% of the first 10            | 000 bugs on the project F                              |
| $\diamond$ Other projects included adding fault tolerance to a distr      | ributed system, post-silicon debug, test tooling, etc. |
| $\circ~$ Improved job scheduling system, improving machine                | utilization from $60\%$ to $92\%$                      |
| Ultrafast Optics and Fiber Communications Lab, R                          | tesearch Assistant 2003 – 200                          |
| $\diamond~$ Lab work, included speeding up parallel (256 wavelength       | h) polarimeter by 40x MATLAB and                       |
| IBM, Intern; Austin, TX                                                   | Summer 200                                             |
| $\diamond~$ Semi-formal / constrained random POWER6 completion            | n unit functional verification VHL                     |
| Micron Technology, Intern; Boise, ID                                      | Summer 200                                             |
| $\diamond$ Flash product engineering / characterization. Automate         | ed previously manual tasks.  Pe                        |
| Spatial Systems Research Laboratory, Research Ass                         | sistant 200                                            |
| EDUCATION                                                                 |                                                        |
| BS Math & CMPE (Wisconsin, '00-'03), MS EE (P                             | ourdue, '03-'05)                                       |
| NON-WORK PROJECTS                                                         |                                                        |
| ♦ Randomized algorithms can beat LRU/pseudo-LRU cad                       | hes: $https://danluu.com/2choices-eviction$            |
| ♦ A fuzzer written in an hour that found ~20 bugs in Julia                |                                                        |
| ♦ Web performance benchmarks for slow/flaky connection                    | https://danluu.com/web-bloa                            |
| ♦ Formal verification of a secure hypervisor model                        | https://github.com/danluu/secvisor-formal-verification |
| ♦ Combining AFL and QuickCheck for directed fuzzing                       | https://danluu.com/testing                             |
| ♦ Terminal latency benchmarking                                           | https://danluu.com/term-latence                        |
| ♦ Sega system on FPGA                                                     | https://github.com/danluu/sega-system-for-fpg          |
| ⋄ Filesystem error handling                                               | https://danluu.com/filesystem-errors                   |
| ♦ How outdated are Android devices?                                       | https://danluu.com/android-updates                     |
| ♦ See https://github.com/danluu/ and https://danluu.com                   |                                                        |

## MISCELLANEOUS

 $\diamond\,$  Work Authorization: U.S. Citizen