## dan.luu@gmail.com

## EXPERIENCE

| Recurse Center, Sabbatical                                               | $2017-\mathrm{Preser}$                                 |
|--------------------------------------------------------------------------|--------------------------------------------------------|
| Microsoft, Engineer                                                      | 2015 - 201                                             |
| ♦ Bing (BitFunnel)                                                       | C+                                                     |
| $\circ~$ Found algorithmic simplification, reducing largest and          | d most complicated part of the system to 30LOC         |
| $\circ~$ This formed the core of a SIGIR 2017 paper that wor             | n the Best Paper Award                                 |
| $\circ~$ Many other improvements, e.g., reduced the number of            | of hash collisions with improved re-hashing method     |
| $\diamond~$ SmartNIC; multiple order of magnitude tail latency impr      | rovement System Veril                                  |
| • Half the latency of Amazon "enhanced networking"                       |                                                        |
| $\circ~$ Convinced TL to use modern practices such as version            | on control and pass/fail tests                         |
| Google, Engineer                                                         | 2013 - 201                                             |
| ♦ TPU (deep learning hardware accelerator)                               |                                                        |
| $\circ\ https://www.google.com/patents/WO2016186801A1$                   |                                                        |
| $\circ\ https://www.google.com/patents/US20160342889$                    |                                                        |
| Recurse Center, Sabbatical                                               | Spring 201                                             |
| Centaur Technology (acquired by VIA), Member of                          | Technical Staff 2005 – 201                             |
| ♦ Here's one sample six-month project (adding an ARM fro                 | cont-end to our x86):                                  |
| $\circ~$ Helped reverse engineer the ARMv7 ISA (this was pre             | re-AArch64)                                            |
| • Created architectural simulator and got Android runn                   | ning on it                                             |
| $\circ$ Implemented $^{1}\!/_{2}$ of the translator, and wrote associate | ted microcode Verilog / Templating langua              |
| $\circ~$ Created test generator that found 90% of the first 100          | 00 bugs on the project $F$                             |
| $\diamond$ Other projects included adding fault tolerance to a distri    | ibuted system, post-silicon debug, test tooling, etc.  |
| $\circ~$ Improved job scheduling system, improving machine u             | utilization from $60\%$ to $92\%$                      |
| Ultrafast Optics and Fiber Communications Lab, Re                        | esearch Assistant 2003 – 200                           |
| $\diamond~$ Lab work, included speeding up parallel (256 wavelength      | n) polarimeter by 40x MATLAB and                       |
| IBM, Intern; Austin, TX                                                  | Summer 200                                             |
| $\diamond~$ Semi-formal / constrained random POWER6 completion           | unit functional verification $V\!H\!L$                 |
| Micron Technology, Intern; Boise, ID                                     | Summer 200                                             |
| $\diamond$ Flash product engineering / characterization. Automated       | d previously manual tasks. $Pe$                        |
| Spatial Systems Research Laboratory, Research Assi                       | istant 200                                             |
| EDUCATION                                                                |                                                        |
| BS Math & CMPE (Wisconsin, '00-'03), MS EE (Pu                           | urdue, '03-'05)                                        |
| NON-WORK PROJECTS                                                        |                                                        |
| ♦ Randomized algorithms can beat LRU/pseudo-LRU cach                     | nes: $https://danluu.com/2choices-eviction$            |
| ♦ A fuzzer written in an hour that found ~20 bugs in Julia               |                                                        |
| ♦ Web performance benchmarks for slow/flaky connections                  | https://danluu.com/web-bloa                            |
| ♦ Formal verification of a secure hypervisor model                       | https://github.com/danluu/secvisor-formal-verification |
| ♦ Combining AFL and QuickCheck for directed fuzzing                      | https://danluu.com/testing                             |
| ♦ Terminal latency benchmarking                                          | https://danluu.com/term-latence                        |
| ♦ Sega system on FPGA                                                    | https://github.com/danluu/sega-system-for-fpg          |
| ♦ Filesystem error handling                                              | https://danluu.com/filesystem-errors                   |
| ♦ How outdated are Android devices?                                      | https://danluu.com/android-updates                     |
| ♦ See https://github.com/danluu/ and https://danluu.com                  |                                                        |

## MISCELLANEOUS

 $\diamond\,$  Work Authorization: U.S. Citizen