### **OpenOCD Quick Reference Card**

OpenOCD Homepage: http://openocd.berlios.de OpenOCD revision: 211

### Configuration

#### Daemon

telnet\_port <port> Listen for telnet connections on nort.

 $\begin{tabular}{ll} \tt gdb\_port & \tt fort Listen for GDB connections on \\ port, port+1, \dots & (target 1, target 2, \dots) \end{tabular}$ 

daemon\_startup <'reset'|'attach'> Describes what to do with target on daemon startup.

#### Target

target <type> <endianness> <reset\_mode>
Target type is arm7tdmi, arm720t, arm9tdmi, arm920t, arm922t, arm926ejs, arm966e, cortex\_m3, xscale; endianness is either big or little; reset\_mode is one of reset\_halt, reset\_init, reset\_run, run\_and\_halt, run\_and\_init. Do not use reset\_halt or reset\_init on LPC2 or STR7.

target arm966e <endianness> <reset\_mode>
 <jtag#> [variant] variant is arm966e.

target\_script <target#> <event> <scriptfile>
 event is either reset, post\_halt or
 pre\_resume.

run\_and\_halt\_time <target#> <time> Delay in
msec between reset and debug request.

working\_area <target#> <addr> <size>
 [backup|nobackup]

### **JTAG**

interface <name> - name is one of parport, amt\_jtagaccel, ft2232, ep93xx, at91rm9200, gw16012, presto, usbprog.

jtag.device <IR length> <IR capture> <IR
 mask> <IDCODE instruction> - Describes
 the devices that form the JTAG daisy chain,
 with the first device being the one closest to
 TDO.

 $\label{eq:condition} \mbox{\tt jtag\_nsrst\_delay} \ \mbox{\tt <ms>} - ms \mbox{milliseconds delay between going nSRST inactive and following JTAG operations.}$ 

jtag\_ntrst\_delay <ms> - ms milliseconds delay between going nTRST inactive and following JTAG operations.

reset\_config <signals> [combination]
[trst-type] [srst-type] - signals is one of none, trst\_only, srst\_only or trst\_and\_srst. combination is one of srst\_pulls\_trst, trst\_pulls\_srst, combined, separate. trst-type is one of trst\_open\_drain, trst\_push\_pull. srst-type is one of srst\_push\_pull, srst\_open\_drain.

jtag\_speed <value> Select JTAG speed (this is also a command) ft2232: 6 MHz / (value+1) parport: maximum speed / value amt\_jtagaccel: 8 / 2\*\*value

Note: Max. JTAG-Clock  $\approx \frac{1}{6} \times \text{CPU-Clock!}$ 

#### Parport

parport\_port <port|num> - Either I/O port address (e.g. 0x378) or the number of the /dev/parport device.

parport\_cable <name> - name is one of wiggler, old\_amt\_wiggler, chameleon, dlc5 (Xilinx cable III), triton.

#### Amt\_jtagaccel

parport\_port <port | number > see previous description.

#### Ft2232

ft2232.device.desc <description> USB device description. Use usbview or similar tool to get this string.

ft2232\_layout <name > Layout name is one of
 usbjtag, jtagkey, jtagkey.prototype\_v1,
 oocdlink, olimex-jtag, signalyzer, flyswatter, turtelizer2, comstick, evb\_lm3s811.

ft2232\_vid\_pid < vid> < pid> Vendor-ID  $\ vid$  and product-ID  $\ pid$  of the FTDI device.

### Flash Configuration

flash bank <driver> <base> <size> <chip\_width>
<bus\_width> <target> [driver\_options...]

Configure a flash bank at address base of size bytes with a bus of bus width bits formed by chips of chip\_width bits size using driver at91sam7, cfi, lpc2000, stellaris, stm32x, str7x, str9x, str9xpec.

flash bank at91sam7 0 0 0 0 <target#>

flash bank cfi <base> <size> <chip\_width>
<bus\_width> <target#>

flash bank lpc2000 <br/>
flash bank lpc2000 <br/>
flash clpc2000 <br/>
flash clpc2000 devices doesn't require chip- and buswidth to be defined. The lpc\_variant specifies the supported IAP commands of the device (lpc2000\_v1:2104—5—6, 2114—9, 2124—9, 2194, 2212—4, 2292—4; lpc2000\_v2: 213x, 214x, 2101—2—3, 23xx, 24xx). The flash bank is part of target# which runs at clock kHz. Calc\_checksum inserts a valid checksum into the exception vector when this area is flashed.

For LPC2138 and LPC2148 devices, the size argument has to reflect the user-accessible size, i.e. 0x7d000 (500kB), not 0x80000 (512kB).

flash bank stellaris <base> <size> 0 0
<target#>

flash bank stm32x <base> <size> 0 0
<target#>

flash bank str7x <base> <size> 0 0 <target#> <variant> - variant is one of STR71x, STR73x or STR75x.

flash bank str9x <base> <size> 0 0
<target#>

The str9 needs the flash controller to be configured prior to Flash programming:

str9x flash\_config b0size b1size b0start
b1start

Example: str9x flash\_config 4 2 0 0x80000 This will setup the BBSR, NBBSR, BBADR and NBBADR registers respectively.

flash bank str9xpec <base> <size> 0 0
<target#> - Before using the flash commands
the turbo mode will need enabling using str9xpec
enable\_turbo <num>

### Commands

### Daemon

sleep <msec>

shutdown Shut server down.

debug\_level <n>

log\_output <file>

script <file> Execute commands from file.

gdb\_detach [resume|reset|halt|nothing] NEW

exit Exit telnet. Leaves server running.

help Print available commands.

### Target

targets [num] Display list of configured targets, or make target num the current target.

reg [#|name] [value|'force'] Display or modify registers.

poll ['on'|'off'] Print information about the current target state. If the target is in debug mode, architecture specific information about the current state are printed. Enable or disable continuous polling with optional parameter.

wait\_halt Wait for target halt

halt Halt target

resume <address> Resume the target at the current position or at address.

step <address> Single-step at the current position or at address.

reset ['run'|'halt'|'init'|'run\_and\_halt'|
 'run\_and\_init'] Reset the target in a few
 variations.

soft\_reset\_halt Halt the target and do a soft reset.

md[whb] <address> [count] Display count words (32 bit), half-words (16 bit) or bytes at address. If count is omitted, one element is displayed.

mw[whb] <address <value> Write value at the
word, half-word or byte location address.

bp <address> <length> [hw] Set a breakpoint of length bytes at address.

rbp <address> Remove breakpoint at address.

rwp <address> Remove a watchpoint at address.

load\_image <file> <address> ['bin'|'ihex'|'elf']
Load image file to target memory at address.

dump\_image <file> <address> <size> Dump size
 bytes of target memory starting at address to
 a (binary) file.

load\_binary <file> <address> Load binary file
into target memory (RAM) at address. DEPRECATED

dump\_binary <file> <address> <size> Dump
 target memory of size bytes at address into
 file. DEPRECATED

#### **ARM v4/5**

 ${\tt armv4\_5}\ {\tt reg}\ {\rm Display\, all\, banked\, ARM\, core\, registers}.$ 

armv4.5 core\_mode ['arm'|'thumb'] Display the current core state, or switch between Arm and Thumb state.

armv4\_5 disassemble <address> <count> ['thumb']
Disassemble instructions

#### ARM720T

The commands are cp15, virt2phys, mdw\_phys, mdh\_phys, mdb\_phys, mww\_phys, mwh\_phys, mwb\_phys. See ARM7/9 for a short description.

arm7\_9 write\_xpsr <value> <spsr>

Write the program status register, spsr selects between the current program status register (0) and the saved program status register (1) of the current mode

arm7\_9 write\_xpsr\_im8 <8bit immediate> <rotate> <not cpsr|spsr>

Same as write\_xpsr, but use the immediate operand opcode.

arm7\_9 write\_core\_reg <num> <mode> <value> Write core register num of mode with value.

arm7\_9 sw\_bkpts <'enable'|'disable'> Enable or disable the use of software breakpoints.

arm7\_9 force\_hw\_bkpts <enable|disable> Force the use of hardware breakpoints.

arm7\_9 dbgrq <enable|disable> Use EmbeddedICE dbgrq instead of breakpoint for target halt requests (safe for all except ARM7TDMI-

arm7 9 fast memory access <enable|disable> Use fast but potentially unsafe memory accesses instead of slow accesses. Assumes a sufficiently high clock speed.

arm7\_9 dcc\_downloads <enable|disable> use DCC downloads for larger memory writes.

#### ARM920T

arm920t cp15 <num> [value] Display/modify  ${\bf CP15\ register}$ 

arm920t cp15i <opcode> [value] [address] Display/modify cp15 (interpreted access)

arm920t cache\_info Display information about tar-

arm920t virt2phys <va> Translate virtual to physical address

arm920t md[whb]\_phys <physical addr> [count] display memory word, half word, byte

arm920t mw[whb]\_phys <physical addr> <value> write memory word, half word, byte

arm920t read\_cache <filename> display I/D cache

 ${\tt arm920t\ read\_mmu\ <filename>\ display\ I/D\ mmu}$ 

#### ARM926EJ-S

Commands: cp15, cache\_info, virt2phys, mdw\_phys,  ${\it mdh\_phys}, \quad {\it mdb\_phys}, \quad {\it mww\_phys}, \quad {\it mwh\_phys},$ mwb\_phys.

#### ARM966E

arm966e cp15 <num> [value] Display/modify CP15 register

scan\_chain Print scan chain configuration.

endstate <tap\_state> Finish JTAG operations in  $tap\_state$ 

jtag\_reset <trst> <srst> Toggle reset lines.

runtest <num\_cycles> Move to Run-Test/Idle and execute num\_cycles

statemove <tap\_state> Move to current endstate or tap\_state.

irscan <device> <instr> [devN] [instrN] Execute IR scan.

drscan <device> <var> [devN] [varN] Execute DR scan.

#### **Flash Commands**

flash banks Display list of configured flash banks

xsvf <devnum> <file> Program Xilinx Coolrun-

flash info <num> Display information and list of blocks of flash bank num.

flash probe <num> Probe flash bank num if it matches the configured bank.

flash erase\_check <num> Check erase state of flash sectors in bank num.

flash protect\_check <num> Check protect state of flash sectors in bank num.

flash erase <num> <first> <last> Erase sectors at bank num, starting at sector first up to and including last. Sector numbering starts at

flash write <num> <binfile> <offset> Write binfile (in binary format!) to bank num at offset bytes from start of bank. DEPRE-CATED

flash write\_binary <bank> <file> <offset> Write file in binary format to bank num at offset bytes from start of bank

flash write\_image <file> [offset] [type] Write image file with optional offset. optional type is one of bin, ihex, elf and s19.

flash protect <num> <first> <last> <'on'|'off'> Enable (on) or disable (off) protection of flash sectors first to last of flash bank num.

flash auto\_erase <'on'|'off'> Auto erase flash sectors on or off.

See also the AT91SAM7 specific flash erase command

### AT91SAM7 specific commands

flash erase <num> first\_plane last\_plane at91sam7 gpnvm <num> <bit> <'set'|'clear'> set or clear at91sam7 gpnvm bit

### LPC2000 specific commands

1pc2000 part\_id <num> print part id of lpc2000

### STM32x specific commands

stm32x lock <num> lock stm32 device stm32x unlock <num> unlock stm32 device stm32x options\_read <num> read stm32 option

stm32x options\_write <num> <SWWDG|HWWDG> <RSTSTNDBY|NORSTSTNDBY> <RSTSTOP|NORSTSTOP> write stm32 option bytes

stm32x mass\_erase <num> mass erase flash memory

#### STR9 specific commands

str9xpec enable\_turbo <num> enable turbo mode, simply this will remove the str9 from the chain and talk directly to the embedded flash controller str9xpec disable\_turbo <num> restore the str9

str9xpec lock <num> lock str9 device. The str9 will only respond to an unlock command that will erase the device.

str9xpec unlock <num> unlock str9 device

str9xpec options\_read <num> read str9 option

 $\verb|str9xpec options_write < num> write str9 option|$ bytes

## STR9 option byte config

str9xpec options\_cmap <num> <bank0|bank1> configure str9 boot bank

str9xpec options\_lvdthd <num> <2.4v|2.7v> configure str9 lvd threshold

str9xpec options\_lvdsel <num> <vdd|vdd\_vddq> configure str9 lvd source

str9xpec options\_lvdwarn <bank> <vdd|vdd\_vddq> configure str9 lvd reset warning source

flash bank num.

# JTAG Adaptors

- JTAGkey-Tiny (Amontec)

ner CPLD

http://www.amontec.com - Olimex ARM-USB-JTAG

http://www.olimex.com

- USBprog is the first USB-to-JTAG adaptor which does not use an FTDIChip USB controller. Instead it uses a National USBN9604 and an Atmel AVR. In addition of being an Openocd JTAG adaptor it can do many other useful jobs.

http://www.embedded-projects.net.

- OOCDLink/Small (Jörn Kaipf) http://www.joernonline.de

- USBJTAG (homegrown)

http://www.fh-augsburg.de/~hhoegl/proj/ usbjtag/usbjtag.html

### **Commandline Options**

\$ openocd --help Open On-Chip Debugger (c) 2005 by Dominic Rath

--help | -h display this help
--file | -f use configuration file <name>
--debug | -d set debug level <0-3>
--log\_output | -1 redirect log output to file <name>
--interface | -i use jtag interface driver <name>

#### Sample Configuration

 $[{\rm see\ \$(SRCDIR)/doc/configs/*.cfg}]$ 

#### GDB

Startup (replace arm-gdb with your debugger name) arm-gdb [-x <file>] Execute GDB commands from file

cgdb -d arm-gdb -x <file> Run cgdb front end. ddd --debugger arm-gdb -x <file>  $\operatorname{Run} \ \operatorname{ddd}$ front end.

At the GDB prompt

(gdb) target remote localhost:3333 target at localhost, portnumber 3333.

(gdb) monitor arm7\_9 force\_hw\_bkpts enable 'monitor' sends command to Openocd server (force hardware breakpoints)

(gdb) set remote hardware-watchpoint-limit 2 only two hardware breakpoints available

### More information

- Get current version with Subversion svn co svn://svn.berlios.de/openocd/trunk

- OpenOCD Forum at Spark Fun Electronics http://www.sparkfun.com/cgi-bin/phpbb/ viewforum.php?f=18

- OpenFacts

http://openfacts.berlios.de/index-en.phtml? title=Open\_On-Chip\_Debugger

- Mailing List "openocd-development" http://developer.berlios.de/mail/?group\_id=

- Yagarto ARM toolchain (Windows) http://www.yagarto.de

- Amontec JTAGkey[-Tiny], sdk4arm http://www.amontec.com

- Olimex ARM-USB-TINY, ARM-USB-OCD http://www.olimex.com

QuickRef written by Hubert.Hoegl@fh-augsburg.de Date: 2007-11-14

Download this QuickRef from

http://www.fh-augsburg.de/~hhoegl/proj/openocd/oocd-quickref.pdf http://www.fh-augsburg.de/~hhoegl/proj/openocd/oocd-qui

into jtag chain