

## Filière Computer Science - LPSC

Julia set project

# Report

Étudiant : Adrien Dino Balleyguier

adriendino.balleyguier@master.hes-so.ch

Professeurs: Fabien Vannel

fabien.vannel@hesge.ch

Joachim Schmidt

joachim.schmidt@hesge.ch



## **Table of Content**

| 1 | Introduction                         | 1                     |
|---|--------------------------------------|-----------------------|
| 2 | Description                          | 1                     |
| 3 | Achieved work  3.1 Pixel computation | 1<br>2<br>2<br>2<br>2 |
| 4 | Results                              | 3                     |
| 5 | Feature that could be added          | 5                     |
| 6 | Personal feedback on the work        | 5                     |
| 7 | Figures 7.1 Liste of figures         | <b>i</b><br>i         |
| 8 | Annexes                              | ii                    |

### 1 Introduction

This document covers the work done for the project executed in the LPSC course. The work has been done by Adrien Balleyguier (with at times help for review from Jonathan Amez-Droz, Dimitri Bavarel and Yann Sierro). The sources are made available at the following link:

#### https://github.com/adrien-balleyguier/julia\_adrien\_balleyguier

The document describes the goals and means of the project. A last section is dedicated to things that could be added, or modified, with indications about the hows.

For display purpose, schematics are given as annexes. Considering the size such schematics can have, they are added in vectorized format. Each schematic's purpose is squared in blue.

## 2 Description

The project goal is to consider a julia set defined by a given constant. This set value are to be computed and displayed using VHDL on a xc7z012clg485-2 board. The realisation contraint adds parallelisation for the computation tasks, allowing to process the complete screen faster.

For context, the julia set equation is the complex plan, with each point computed with regards to the equation

$$z_{n+1} = z_n^2 + c \tag{1}$$

Each point coordinates serves as  $z_0$  in (1). The used constant for this application is c = -0.123 + 0.745i. Using and independent application, the results should look like the picture 1.



Figure 1: Expected display on the HDMI screen with regards to the displayed area and colour.

Each colour in 1 indicates the amount of iteration in the  $z_n$  sequence before divergence. Said divergence occurs when  $|z_n| > 2$ . The points in black indicates points that did not reach divergence after 100 iterations.

#### 3 Achieved work

The achieved work is divided into logical blocks.

#### 3.1 Pixel computation

A pixel is associated a complex point which serves as  $z_0$  for its computation. The output reflects the number of iterations required to meet the divergence.

To achieve this, two blocks are implemented:

- compute : charged of computing  $z_{n+1}$  and indicating if it diverges (thanks to the norm). The block diagram is available in annexe 6.
- compute\_encapsulate: charged of tracking the amount of iteration for a given point. It also tracks the current computing state in the state machine described in figure 2. The block diagram is available in annexe 7.

To track the computation state, an implicit state machine is used. It is implicit because tracked by distinct flags instead of an explicit state. This state machine is described in figure 2.



Figure 2: State machine describing the computation state for a given computation block

#### 3.2 Mapping between pixel and complex point

One can consider two set of points used throughout the computations:

- Complex points : the displayed set of points
- pixel: the actual pixel of the 720x720 screen

A bijective mapping exists between this two sets and the coordinate\_tracker block is in charge if ensuring such. The block will then iterate over the 720x720 points available and computing the corresponding complex point. An added flag allows to pause the aforementioned iterations. The block diagram is available in annexe 8.

#### **3.3 BRAM**

The computation results needs to be written somewhere for the HDMI to read them. This read and write can consider their own clock frequencies. The BRAM content is NOT changed on a reset. The reason is the synthesis time in vivado that took significantly more time. The only drawback would be to read data which are not the actual one for a given pixel. However the computing speed allows to ignore it as the pixel will receive it's proper value too quickly for anyone to notice.

### 3.4 Priority encoder

As mentioned the compute bloc will be duplicated to allow for parallel, thus faster, computation. When setting a new  $z_0$ , respectively writing a point to the BRAM, one of the computation block needs to be selected. Priority encoder allows to do so. While not impacting the results nor the resulting computation time, a subtle element is to point out. Assigning an index to each computation block, a block with higher index will be used more than the

others. The reason is that a low index will have to wait for the other block to be saved. Should a block with high index compute quickly enough, it will be able to save his results qhile the lower index still waits.

## 4 Results

The results on the screen can be illustrated with the pictures 3 and 4



Figure 3: Computation results for the bottom left point = (-1, -1) with width = 2 and height = 2



Figure 4: Computation results for the bottom left point = (0, 0) with width = 1 and height = 1

The computation time, observed through simulation, are available in the table 1.

| number of compute block in parallel | time [clock ticks] |
|-------------------------------------|--------------------|
| 1                                   | 13138033           |
| 2                                   | 6569017            |
| 4                                   | 3445079            |
| 8                                   | 2161663            |
| 16                                  | 1703673            |

Table 1: Number of clock tick required to iterate throught the 720x720 pixels with regards to the amount of computation block in parallel. The bottom left point is (0, 0), width = 2 and height = 3

Plotting this table will lead to the graph available in the figure 5. One can point out that the computation time changes according to the power of 2 changes. For instance, using 2 blocks will divide the time by 2, 4 blocks will divide the time by 3, ...

The actual number of clock would be a bit higher because of the writing in the BRAM. This writing adds a clock tick delay at the end of the computation.



Figure 5: Computation time [clock ticks] with regards to the amount of computation blocks. This results have been observed in simulation

Please consider that a single computation blocks takes up to 9 DSP. Considering that the amount of available DSP on the target is 170, this means that we could consider up to 16 computation block for a deployment. However, the other elements consumes someof this DSPs leading to the actual count being lower. The number of computation blocks used for the demonstration was 8.

The synthesis of the complete computation blocks is made available in the annexe 9 at the discretion of the block detailed in other annexes.

#### 5 Feature that could be added

Some features would have been implemented should more effort have been available:

- Explicit clock management. Thanks to a dedicated PLL, the computation clock could be in total control. This would not impact the results
- Zoom and moving with button management. The board gives access to various buttons. One could use them to interact with the display. Each button pressing would change the screen variables (first point, width, height) and reset the computation block.
  - Considering the aforementioned computation time, a delay between the pressing and the new display should not be observable.
- Adding color. The current display is in shades of grey (more than 50). Allowing the user to select between this and a colorful one could be added thanks to buttons. This would only impact the block in charge of sending data to the HDMI.

### 6 Personal feedback on the work

The project was interesting and challenging at times. I started the semestre with only memory of VHDL from 5 years ago and this has added to the challenge. In the end I would have been able to implement some of the feature listed above if I was more fluent in VHDL upon starting.

Obviously I leave some elements in the code with some tinkering. Should I start again I would clean them up, starting with the compute encapsulation.

## 7 Figures

## 7.1 Liste of figures

| 1 | Expected display on the HDMI screen with regards to the displayed area and colour                  | 1   |
|---|----------------------------------------------------------------------------------------------------|-----|
| 2 | State machine describing the computation state for a given computation block                       | 2   |
| 3 | Computation results for the bottom left point = $(-1, -1)$ with width = 2 and height = 2           | 3   |
| 4 | Computation results for the bottom left point = $(0, 0)$ with width = 1 and height = 1             | 4   |
| 5 | Computation time [clock ticks] with regards to the amount of computation blocks. This results have |     |
|   | been observed in simulation                                                                        | 5   |
| 6 | Schematic for the compute block                                                                    | ii  |
| 7 | Schematic for the compute_encapsulate block                                                        | iii |
| 8 | Schematic for the coordinate_tracker block                                                         | iv  |
| 9 | Schematic for the coordinate tracker block                                                         | 1/  |

## 8 Annexes



Figure 6: Schematic for the compute block



Figure 7: Schematic for the compute\_encapsulate block



Figure 8: Schematic for the coordinate\_tracker block



Figure 9: Schematic for the coordinate\_tracker block