report.md 2023-11-22

# Report on Provided Cache Simulator Code

### Overview:

The provided code is a cache simulator written in C++. It reads configuration parameters and access sequences from two input files, simulates cache behavior, and prints the results, including hit/miss information and tags. The cache simulator supports various configurations such as cache size, block size, associativity, replacement policy, and write policy.

## Code Structure:

### 1. Configuration Parsing:

- Reads cache configuration parameters from mycache.config.
- Extracts cache size, block size, associativity, replacement policy, and write policy.

#### 2. Cache Simulation:

- Initializes a cache structure based on the provided configuration. A dynamic 2D array of tuples (vector<vector<tuple<valid\_bit, tag, data, dirty\_bit>>>) is used to represent the cache structure with each value of tuple representing a valid bit, a tag, block data (although not neede for our program but is present in an actual cache) and a dirty bit (this is also not needed for our program since we won't write back to the main memory in our program but is important in an actual cache).
- Parses access sequences from mycache.access.
- Simulates read and write operations, updating the cache accordingly.
- Implements replacement policies (LRU, FIFO) and handles write policies (WB, WT).

### 3. Output Printing:

• Prints detailed information for each access, including address, set, hit/miss, and tag.

## Code Verification and Testing:

### Test Cases:

The code has been verified and tested using a set of comprehensive test cases, as outlined in the testcases.pdf document. The test cases cover various aspects of cache configuration, access patterns, and policies.

## Testing Methodology:

- 1. **File Input Validation:** Checked whether the code handles file opening and reading operations correctly, ensuring proper error handling.
- 2. **Cache Configuration:** Verified that the code correctly parses and utilizes cache configuration parameters from the input file. The code is duly tested for different associativities like Direct-mapping, set-associative mapping and fully associative mapping, replacement policies including FIFO,

report.md 2023-11-22

LRU and Random, and write policies including Write Back along with Write Allocate and Write Allocate along with No Allocate.

- 3. **Access Sequence Handling:** Ensured that read and write operations are simulated accurately, considering different replacement policies and write policies.
- 4. **Output Verification:** Checked the printed output against the expected results for each test case to confirm the correctness of hit/miss information and tags.

### Test Results:

The code has been tested successfully with the provided test cases, demonstrating its ability to handle various cache configurations and access patterns. The results match exactly with the expected outcomes, and the simulator produces accurate information about cache hits, misses, and tags.

## Conclusion:

The provided code serves as a reliable cache simulator, demonstrating correct behavior based on the verification and testing conducted with a set of comprehensive test cases.