

# **CSEN-605 Digital Systems Design**

#### **Final Exam**

### **Instructions: Please Read Carefully Before Proceeding.**

- 1. The allowed time for this exam is **3 hours** (180 minutes).
- 2. (non-programmable) calculators are allowed.
- 3. No books or other aids are permitted for this test.
- 4. This exam booklet contains 17 pages, including this one. Three extra sheets of scratch paper are attached and have to be kept attached. Note that if one or more pages are missing, you will lose their points. Thus, you must check that your exam booklet is complete.
- 5. Please write your solutions in the space provided. If you need more space, please use the back of the sheet containing the problem or on the three extra sheets and make an arrow indicating that.
- 6. When you are told that time is up, please stop working on the test.

All the best.

Please, do not write anything on this page.

| Exercise      | 1  | 2  | 3  | 4  | 5  | 6  | 7  | Total |
|---------------|----|----|----|----|----|----|----|-------|
| Maximum Marks | 12 | 10 | 12 | 12 | 12 | 10 | 10 | 74.5* |
| Earned Marks  |    |    |    |    |    |    |    |       |

<sup>\*3.5</sup> marks are bonus

### Exercise 1: (12 marks)

Design a 3-bit counter which counts in the sequence:

001, 011, 010, 110, 111, 101, 100, (repeat) 001,...

Hint: if the present state is 000, the next state will be don't care (XXX)

- a. Design the counter using T flip-flops. Your design should include state diagram, state table, optimized state equations, and logic diagram. (11 marks)
- b. What will happen if the counter is started in state 000? (1 mark bonus)

Hint: The characteristic table for T Flipflop is:

| Т | Q(t+1) |
|---|--------|
| 0 | Q(t)   |
| 1 | Q'(t)  |

#### Solution 1.a.





State table: (4 marks)

| Р | Present State |   |   | Next State |   |                | p-Flop Inpւ    | ıts            |
|---|---------------|---|---|------------|---|----------------|----------------|----------------|
| С | В             | Α | С | В          | Α | T <sub>c</sub> | T <sub>B</sub> | T <sub>A</sub> |
| 0 | 0             | 0 | Χ | Χ          | Χ | Χ              | Χ              | Χ              |
| 0 | 0             | 1 | 0 | 1          | 1 | 0              | 1              | 0              |
| 0 | 1             | 0 | 1 | 1          | 0 | 1              | 0              | 0              |
| 0 | 1             | 1 | 0 | 1          | 0 | 0              | 0              | 1              |
| 1 | 0             | 0 | 0 | 0          | 1 | 1              | 0              | 1              |
| 1 | 0             | 1 | 1 | 0          | 0 | 0              | 0              | 1              |
| 1 | 1             | 0 | 1 | 1          | 1 | 0              | 0              | 1              |
| 1 | 1             | 1 | 1 | 0          | 1 | 0              | 1              | 0              |

# Flipflops input equations: (3 marks)

| BA |    |    |    |    |
|----|----|----|----|----|
| C  | 00 | 01 | 11 | 10 |
| 0  | Χ  | 0  | 0  | 1  |
| 1  | 1  | 0  | 0  | 0  |

 $T_C = C'A' + B'A'$ 

| **Next state equations were |  |
|-----------------------------|--|
| accepted as well.           |  |

| BA |    |    |    |    |
|----|----|----|----|----|
| C  | 00 | 01 | 11 | 10 |
| 0  | Χ  | 1  | 0  | 0  |
| 1  | 0  | 0  | 1  | 0  |

 $T_B = C'B' + CBA$ 

| BA |    |    |    |    |
|----|----|----|----|----|
| C  | 00 | 01 | 11 | 10 |
| 0  | Χ  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 1  |

 $T_A = C'BA + CB' + CA'$ 

# Logic Diagram: (3 marks)



December 27, 2014

# Solution 1.b.

If the counter is started in state 000, next state will be 110 due to the optimization using the Kmaps.

### Exercise 2: (10 marks)

For the 2x1 MUX shown below:



a) Implement a behavioral Verilog-HDL model of this 2x1 MUX. Name the module *mux\_2\_1*. (3 marks)

### Solution 2.a.

```
module mux_2_1(y,a,b,s);
  input a,b,s;
  output y;
  always @(a or b or s)
   y = s ? b : a;
endmodule
```

b) Draw the modular block diagram that shows how to connect this 2x1 MUX to form a 4x1 MUX. (3.5 marks)

### Solution 2.b.



c) Implement a Verilog-HDL model that describes the behavior of the modular design 4x1 MUX of your answer in part (b) by instantiating module  $mux_2_1$  ONLY (DO NOT use any other Verilog style or use any additional gates). Name the module  $mux_4_1$ . (3.5 marks)

### Solution 2.c.

```
module mux_4_1(y,a,b,c,d,s);
  input a,b,c,d;
  input [1:0] s;
  wire w1, w2;
  output y;
  mux_2_1 aa(w1,a,b,s[0]);
  mux_2_1 bb(w2,c,d,s[0]);
  mux_2_1 cc(y,w1,w2,s[1]);
endmodule
```

# Exercise 3: (12 marks)

a) Compare between ASIC and FPGA designs in terms of unit cost, time-to-market, power, performance, and programmability? (2.5 marks)

## Solution 3.a.

| Feature         | ASIC                | FPGAs         |
|-----------------|---------------------|---------------|
| Unit Cost       | Low for high volume | moderate      |
| TTM             | Long                | short         |
| Power           | Minimum             | Not optimized |
| Performance     | fastest             | Not optimized |
| Programmability | No                  | Yes           |

b) Implement the following Boolean function using the CPLD shown below. On the diagram, show the programming of all switches and label all inputs and show the values of *Sel* and *En* on each macrocell. (9.5 marks)

$$f = AB + CD' + BC + AD'$$

## Solution 3.b.

Accepted simplifications: f= B(A+C)+D'(A+C) f= A(B+D')+ C(B+D') f= (A'C' + B'D)'



## Exercise 4: (12 marks)

# a) Implement the Function

$$F = A \oplus B \oplus C$$

Where  $\oplus$  denotes XOR, using the PAL shown below. Show the programming of all switches. The inputs/outputs pins are pre-assigned as shown below. (10 marks)

## Solution 4.a.

$$A \oplus B \oplus C = A'B'C + A'BC' + AB'C' + ABC$$
  
=  $A'(B'C + BC') + AB'C' + ABC$ 



b) Compare between SRAM and DRAM in terms of number of transistors, storage mechanism, size, and cost? (2 marks)

# Solution 4.b.

| Feature           | SRAM        | DRAM        |
|-------------------|-------------|-------------|
| # of Transistors  | large       | low         |
| Storage Mechanism | transistors | capacitance |
| Size              | large       | small       |
| Cost              | high        | low         |

December 27, 2014

### Question 5: (12 marks)

Design the control circuit of the sequential binary multiplier specified by the following state table using multiplexers, a decoder, and a register of D Flipflops (using the minimal number of Flipflops). You are also required to indicate whether the controls signals are Moore/Mealy and why?

|                  |       | Inputs |      |               | Control Signals |           |        |          |            |
|------------------|-------|--------|------|---------------|-----------------|-----------|--------|----------|------------|
| Present<br>State | Start | Q[0]   | Zero | Next<br>State | Ready           | Load_regs | Decr_P | Add_regs | Shift_regs |
| S_idle           | 0     | Х      | Х    | S_idle        | 1               | 0         | 0      | 0        | 0          |
| S_idle           | 1     | Χ      | X    | S_add         | 1               | 1         | 0      | 0        | 0          |
| S_add            | Χ     | 0      | X    | S_shift       | 0               | 0         | 1      | 0        | 0          |
| S_add            | Χ     | 1      | X    | S_shift       | 0               | 0         | 1      | 1        | 0          |
| S_shift          | Χ     | Χ      | 0    | S_add         | 0               | 0         | 0      | 0        | 1          |
| S_shift          | Χ     | Χ      | 1    | S_idle        | 0               | 0         | 0      | 0        | 1          |

### **Solution 5:**

Using binary state assignment, the minimum number of required flipflops is 2. (1.5 marks)

 State codes:
 G1
 G0

 S\_idle
 0
 0

 S\_add
 0
 1

 S\_shift
 1
 0

### State Table:

| Presen | Present State |       | Inputs |      | Next | Next State |       | Control Signals |        |          |            |
|--------|---------------|-------|--------|------|------|------------|-------|-----------------|--------|----------|------------|
| G1     | G0            | Start | Q[0]   | Zero | G1   | G0         | Ready | Load_regs       | Decr_P | Add_regs | Shift_regs |
| 0      | 0             | 0     | Х      | Х    | 0    | 0          | 1     | 0               | 0      | 0        | 0          |
| 0      | 0             | 1     | Χ      | Х    | 0    | 1          | 1     | 1               | 0      | 0        | 0          |
| 0      | 1             | Χ     | 0      | Χ    | 1    | 0          | 0     | 0               | 1      | 0        | 0          |
| 0      | 1             | Х     | 1      | Х    | 1    | 0          | 0     | 0               | 1      | 1        | 0          |
| 1      | 0             | Х     | Х      | 0    | 0    | 1          | 0     | 0               | 0      | 0        | 1          |
| 1      | 0             | Х     | Х      | 1    | 0    | 0          | 0     | 0               | 0      | 0        | 1          |

## MUX input conditions table: (4 marks)

|    | sent<br>ate | Next State |    | Input conditions | Inp   | outs  |  |
|----|-------------|------------|----|------------------|-------|-------|--|
| G1 | G0          | G1         | G0 | input conditions | MUX1  | MUX2  |  |
| 0  | 0           | 0          | 0  | Start'           | 0     | Start |  |
| 0  | 0           | 0          | 1  | Start            | U     |       |  |
| 0  | 1           | 1          | 0  | None             | 1     | 0     |  |
| 1  | 0           | 0          | 1  | Zero'            | Zero' |       |  |
| 1  | 0           | 0          | 0  | Zero             | U     | Zero' |  |

### Control Implementation: (4 marks)



## Control Signals Type: (2.5 marks)

Ready, Decr\_P and Shift\_regs are moore since they depend on the present state only while Load\_regs and Add\_regs are mealy since they depend on the present state as well as the input.

### Question 6: (10 marks)

a) Briefly explain the function of the common control block when used with the standard graphic symbols.(1.5 marks)

#### Solution 6.a.

The inputs to a *common control block* control all lower sections of the diagram.

**b)** Explain all the symbols used in the standard graphic diagram of the following figure: (8.5 marks)



#### Exercise 7: (10 marks)

Draw the ASM chart that corresponds to the following controller HDL model. Show whether the control signals are Mealy/Moore and why?

```
module Controller_RTL (input_x, input_y, input_z, clock, reset_b);
 input input x, input y, input z, clock, reset b;
 reg [1: 0] state, next_state;
 parameter State_idle = 2'b00, State_1 = 2'b01, State_2 = 2'b10;
 always @ (posedge clock, negedge reset b)
      if (reset b == 0) state <= State idle;</pre>
      else state <= next state;</pre>
 always @ (state, input_x, input_y, input_z) begin
   next_state = S_idle;
   case (state)
    S_idle: if (input_x) next_state = State_1; else next_state = S_idle;
    State 1: if (input y && input z) next state = State 2; else next state = State 1;
    State 2: next state = S idle;
    default: next_state = S_idle;
   endcase
 end
 always @(state, input_x, input_y) begin
   Signal A = 0;
   Signal B = 0;
   Signal C = 0;
   Signal D = 0;
   case (state)
    S idle: if (input x) Signal A = 1;
    State_1: begin Signal_B = 1; if (input_y) Signal_C = 0; end
    State 2: Signal D = 1;
   endcase
 end
endmodule
```

**Solution 7** 

## ASM Chart: (9 marks)



December 27, 2014

# Extra sheet

December 27, 2014

# **Extra sheet**

December 27, 2014

# **Extra sheet**