# Adwait Jog

McGlothlin-Street Hall 111 Email: adwait@cs.wm.edu Williamsburg, VA 23187 Fax Number: +1-757-221-1717

Contact Number: +1-757-221-1434 Homepage: http://www.cs.wm.edu/~adwait

## RESEARCH INTERESTS

My research interests lie in all aspects of computer hardware architecture, including memory system architecture, data-parallel architectures (e.g., GPUs), and hardware scheduling.

# **EDUCATION**

Pennsylvania State University, University Park, PA

Fall 2009 - Summer 2015

Ph.D. in Computer Science and Engineering

National Institute of Technology (NIT), Rourkela, India

Fall 2005 - Spring 2009

Bachelor of Technology (Hons.) in Electronics and Instrumentation Engineering

#### PROFESSIONAL EXPERIENCE

• College of William and Mary (W&M) Assistant Professor Aug 2015 – Present Williamsburg, VA

- Leading a new computer hardware architecture research group.
- Pennsylvania State University, Research Assistant Fall 2009 Summer 2015

  \*Advisor: Prof. Chita Das, High Performance Computing Lab (HPCL)\*

  \*University Park, PA\*
  - Proposed various techniques to improve the performance and energy efficiency of GPU hardware.
- NVIDIA Research, Graduate Research Intern

Summer 2013 Santa Clara, CA

Manager: Steve Keckler Mentors: Evgeny Bolotin, Zvika Guz, Mike Parker

Researched on efficient execution of multiple contexts/applications on next generation GPUs. The results of this work are published in GPGPU 2014 (co-located with ASPLOS 2014).

• Intel Labs, Graduate Research Intern

Summer 2012 Hillsboro, OR

Managers: Srihari Makineni, Ravi Iyer Mentors: Xiaowei Jiang, Li Zhao

Implemented and evaluated micro-architecture techniques for Intel's ultra-low power core (Siskiyou). This infrastructure is released to universities to perform research on energy-efficient architectures.

• Intel Corp., Graduate Technical Intern

Summer 2011 Hillsboro, OR

Manager: Sridhar Lakshmanmoorthy

 $Mentor:\ Ramadass\ Nagarajan$ 

Performed detailed studies and proposed techniques for designing a QoS aware interconnect fabric for the Intel's next generation heterogeneous SoCs.

# **PUBLICATIONS**

**Note:** In my sub-discipline (computer hardware architecture) of computer science, conference publication is preferred to journal publication, and the premier conferences are generally more selective than the premier journals. The premier conferences in computer hardware architecture and related areas (not in any particular order) are: MICRO, ISCA, HPCA, ASPLOS, PACT, SIGMETRICS, DAC (European

version of it is called DATE). The acceptance rate of all these premier conferences is around 20%. See https://www.cs.ucsd.edu/sites/cse/files/cse/assets/docs/arch.pdf for more details.

## PUBLICATIONS (After Joining W&M)

Underlined students are advised by me.

- [MICRO 2016] Nandita Vijaykumar, Kevin Hsieh, Gennady Pekhimenko, Samira Khan, Ashish Shrestha, Saugata Ghose, Adwait Jog, Phillip B. Gibbons, Onur Mutlu, Zorua: A Holistic Approach to Resource Virtualization in GPUs, In the Proceedings of 49th International Symposium on Micro Architecture (MICRO), Taipei, Taiwan, October 2016 Acceptance rate: 61/288 ≈ 21.5%
- [IISWC 2016] Robert Risque, Adwait Jog, Characterization of Quantum Workloads on SIMD Architectures, In the Proceedings of International Symposium on Workload Characterization (IISWC), Providence, RI, September 2016 Acceptance rate:  $21/71 \approx 29\%$
- [PACT 2016] Ashutosh Pattnaik, Xulong Tang, Adwait Jog, Onur Kayiran, Asit K. Mishra, Mahmut T. Kandemir, Onur Mutlu, Chita R. Das, Scheduling Techniques for GPU Architectures with Processing-In-Memory Capabilities, In the Proceedings of  $25^{th}$  International Conference on Parallel Architectures and Compilation Techniques (PACT), Haifa, Israel, September 2016 Acceptance rate:  $31/139 \approx 22.3\%$
- [PACT 2016] Onur Kayiran, Adwait Jog, Ashutosh Pattnaik, Rachata Ausavarungnirun, Xulong Tang, Mahmut T. Kandemir, Gabriel H. Loh, Onur Mutlu, Chita R. Das,  $\mu C$ -States: Fine-grained GPU Datapath Power Management, In the Proceedings of  $25^{th}$  International Conference on Parallel Architectures and Compilation Techniques (PACT), Haifa, Israel, September 2016 Acceptance rate:  $31/139 \approx 22.3\%$
- [SIGMETRICS 2016] Adwait Jog, Onur Kayiran, Ashutosh Pattnaik, Mahmut T. Kandemir, Onur Mutlu, Ravi Iyer, Chita R. Das, Exploiting Core-Criticality for Enhanced Performance in GPUs, In the Proceedings of 42nd ACM International Conference on Measurement and Modeling of Computer Systems (SIGMETRICS), Antibes Juan-Les-Pins, France, June 2016 Acceptance rate:  $28/208 \approx 13.4\%$

## PUBLICATIONS (Before Joining W&M)

- [MEMSYS 2015] Adwait Jog, Onur Kayiran, Tuba Kesten, Ashutosh Pattnaik, Evgeny Bolotin, Niladrish Chatterjee, Stephen W. Keckler, Mahmut T. Kandemir, Chita R. Das, Anatomy of GPU Memory System for Multi-Application Execution, In the Proceedings of 1st International Symposium on Memory Systems (MEMSYS), Washington, DC, Oct 2015

  The associated code is open-source: https://github.com/adwaitjog/mafia
- [Ph.D. Thesis 2015] Adwait Jog, Design and Analysis of Scheduling Techniques for Throughput Processors, Ph.D. Thesis, The Pennsylvania State University, University Park, PA, 2015
- [ISCA 2015] Nandita Vijaykumar, Gennady Pekhimenko, Adwait Jog, Abhishek Bhowmick, Rachata Ausavarungnirun, Onur Mutlu, Chita Das, Mahmut Kandemir, Todd Mowry, A Case for Core-Assisted Bottleneck Acceleration in GPUs: Enabling Efficient Data Compression, In the Proceedings of  $42^{nd}$  International Symposium on Computer Architecture (ISCA), Portland, OR, June, 2015 Acceptance rate:  $58/305 \approx 19.1\%$
- [MICRO 2014] Onur Kayiran, Nachiappan CN, Adwait Jog, Rachata Ausavarungnirun, Mahmut Kandemir, Gabriel Loh, Onur Mutlu, Chita Das, Managing GPU Concurrency in Heterogeneous CPU-GPU Architectures, In the Proceedings of 47<sup>th</sup> International Symposium on Micro Architecture (MI-CRO), Cambridge, UK, Dec 2014 Acceptance rate: 53/273 ≈ 19.4%

- [PACT 2014] Wei Ding, Mahmut Kandemir, Diana Guttman, Adwait Jog, Chita Das, Praveen Yedlapalli, Trading Cache Hit Rate for Memory Performance, In the Proceedings of  $23^{rd}$  International Conference on Parallel Architectures and Compilation Techniques (PACT), Edmonton, Canada, August, 2014 Acceptance rate:  $37/144 \approx 25.7\%$
- [GPGPU 2014] Adwait Jog, Evgeny Bolotin, Zvika Guz, Mike Parker, Steve Keckler, Mahmut Kandemir, Chita Das, Application-aware Memory System for Fair and Efficient Execution of Concurrent GPGPU Applications, In the Proceedings of General-Purpose Computation on Graphics Processing Unit (GPGPU-7), co-located with ASPLOS, Salt Lake City, UT, USA, March, 2014 Acceptance rate: 12/27 ≈ 44.4%
- [PACT 2013] Onur Kayiran, Adwait Jog, Mahmut Kandemir, Chita Das, Neither More Nor Less: Optimizing Thread-Level Parallelism for GPGPUs, In the Proceedings of  $22^{nd}$  International Conference on Parallel Architectures and Compilation Techniques (PACT), Edinburgh, Scotland, September, 2013 Acceptance rate:  $36/208 \approx 17.3\%$ , Best Paper Nomination
- [ISCA 2013] Adwait Jog, Onur Kayiran, Asit Mishra, Mahmut Kandemir, Onur Mutlu, Ravi Iyer, Chita Das, Orchestrated Scheduling and Prefetching for GPGPUs, In the Proceedings of  $40^{th}$  International Symposium on Computer Architecture (ISCA), Tel Aviv, Israel, June, 2013 Acceptance rate:  $56/288 \approx 19.4\%$
- [ASPLOS 2013] Adwait Jog, Onur Kayiran, Nachiappan CN, Asit Mishra, Mahmut Kandemir, Onur Mutlu, Ravi Iyer, Chita Das, *OWL: Cooperative Thread Array Aware Scheduling Techniques for Improving GPGPU performance*, In the Proceedings of  $18^{th}$  International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Houston, TX, USA, March, 2013 *Acceptance rate:*  $44/191 \approx 23.0\%$
- [DAC 2012] Adwait Jog, Asit Mishra, Cong Xu, Yuan Xie, Vijaykrishnan Narayanan, Ravi Iyer, Chita Das, Cache Revive: Architecting Volatile STT-RAM Caches for Enhanced Performance in CMPs, In the Proceedings of 49<sup>th</sup> Design Automation Conference (DAC), San Francisco, USA, June 2012 Acceptance rate: 168/741 ≈ 23%

# **PATENTS**

[US Patent] Evgeny Bolotin, Zvika Guz, Adwait Jog, Stephen W. Keckler, Mike Parker, Approach to Adpative Allocation of Shared Resources in Computer Systems, United States Patent Application US20150163324 A1

# GRANTS (Awarded)

- NVIDIA Hardware Grant (Tesla K40), 2016
- Reves Faculty International Conference Travel Grant, 2015

## AWARDS and HONORS

- Outstanding Graduate Research Assistant Award, CSE, Penn State, 2014
- NVIDIA Graduate Fellowship 2013, Finalist
- Best Paper Nomination, PACT 2013 (One of the four papers nominated for the Best Paper Award)
- Student Travel Grants for attending: ASPLOS (2014, 2013), ISCA (2015, 2013), MICRO 2014
- College of Engineering Fellowship, Penn State University, 2009

#### STUDENTS CURRENTLY ADVISING

- Ph.D. Students: Mohamed Ibrahim, Haonan Wang
- MS Students: Robert Risque
- Undergraduate Students: Colin Weinshenker (Honors student)

## STUDENTS GRADUATED

• MS Students: Fan Luo

• Undergraduate Students: Robert Risque

#### TEACHING EXPERIENCE

• Instructor@W&M, CS 424/524, Computer Architecture

Fall 2016 (In-progress)

• Instructor@W&M, CS 680/780, GPU Architectures

**Spring 2016** (Rating: 4.28/5.0)

• Instructor@W&M, CS 680/780, Topics in Computer Architecture Fall 2015 (Rating: 4.43/5.0)

• Co-Instructor@PSU, CMPEN 331, Computer Organization and Design

Fall 2014

• Co-Instructor@PSU, CMPEN 331, Computer Organization and Design

Spring 2014

• Teaching Assistant@PSU, CMPEN 431, Introduction to Computer Architecture

Spring 2010

• Teaching Assistant@PSU, CMPEN 471, Logic Design of Digital Systems

Fall 2009

## **INVITED TALKS**

- Breaking the Memory Bandwidth Wall in GPUs
  - Virginia Commonwealth University (VCU), Feb 2016
  - Indian Institute of Science, Bangalore, India, Dec 2015
- Anatomy of GPU Memory System for Multi-Application Execution,
  - MEMSYS 2015, Washington, DC, Oct 2015
- The Future of Parallel Computing with GPUs
  - The College of William and Mary, Feb 2015
  - University of Utah, Mar 2015
  - Temple University, Mar 2015
  - AMD Research, Mar 2015
  - UC Riverside, Apr 2015
  - Intel Labs, Apr 2015
- Application-aware Memory System for Fair and Efficient Execution of Concurrent GPU Applications,
  - GPGPU-7 Workshop (co-located with ASPLOS 2014), Salt Lake City, UT, March 2014
  - Intern Talk, NVIDIA Research, Santa Clara, CA, Sept 2013
- Mitigating and Masking the Limitations of GPU Memory Systems,
  - Intern Talk, NVIDIA Research, Santa Clara, CA, June 2013
- Orchestrated Scheduling and Prefetching for GPGPUs,
  - ISCA 2013, Tel Aviv, Israel, June 2013
- OWL: Cooperative Thread Array Aware Scheduling Techniques for Improving GPGPU performance,
   ASPLOS 2013, Houston, TX, March 2013
- Cache Revive: Architecting Volatile STT-RAM Caches for Enhanced Performance in CMPs,
  - DAC 2012, San Francisco, CA, June 2012
  - Poster presentation at IUCRC NEXYS Workshop, Pittsburgh, PA

## SERVICE AT W&M

- Pre-major advising, Aug 2016 Present
- Departmental Colloquium Committee, Aug 2016 Present
- Departmental Admissions Committee, Aug 2015 July 2016

## EXTERNAL PROFESSIONAL SERVICE AND MEMBERSHIPS

- Program Committee Member, DSN 2017
- Program Committee Member, ICPADS 2016
- Program Committee Member, ICS 2016
- Program Committee Member, NAS 2016
- Program Committee Member, ICPP 2016
- Program Committee Member, GPGPU9 2016
- Proceedings and Submission Chair, ANCS 2015
- Invited Reviewer (Journals):
  - ACM Transactions on Architecture and Code Optimization (TACO)
  - ACM Transactions on Parallel Computing (TOPC)
  - IEEE Transactions on Computers (TC)
  - ACM Transactions on Embedded Computing (TECS)
  - ACM Transactions on Design Automation of Electronic Systems (TODAES)
  - IEEE Journal on Computer Architecture Letters (CAL)
- Invited External Reviewer (Conferences): DAC 2013, HPCA 2013, MICRO 2012, and ICCD (2014, 2013)
- Member of ACM, IEEE, ACM SIGARCH