#### **Digital Circuits- Logic Gates**

- Logic gates are electronic circuits and most basic building block of these gates are combinational logic that can be used to implement the most elementary logic expressions or Boolean expressions.
- Three basic logic gates are the OR gate, the AND gate and the NOT gate.
- NAND gate, the NOR gate, the EXCLUSIVEOR gate and the EXCLUSIVE-NOR gate are derived from these basic gates.
- A combination of NAND gates or a combination of NOR gates can be used to perform functions of any of the basic logic gates. Hence, NAND andNOR gates are universal gates.

1





• Positive OR is a negative AND and vice versa. Y=A.B Y=A+B В -B • Positive NOR is a negative NAND, and vice versa.

## **Digital Circuits- Logic Gates**

NOT Gate  $Y = \bar{X}$ 

NOT Gate & Truth Table





X Y 0 1 1 0

5

## Digital Circuits- Logic Gates

EXCLUSIVE-OR / Ex-OR Gate  $Y = A \oplus B$ 

Y=A⊕B

Two input EX-OR Gate & Truth Table

| A — |               |   |
|-----|---------------|---|
| В   | 11 /          | Υ |
| c   | 11 <i>)</i> — |   |
| D—/ |               |   |

Four input EX-OR Gate & Truth Table

0

В

0

$$Y = (A \oplus B) = \overline{A}B + A\overline{B}$$

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

$$Y = A \oplus B \oplus C \oplus D$$



| 0                                                   | 0                                              | 0                                                        |                                                          |                                                                    |
|-----------------------------------------------------|------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|
| 0                                                   | 0                                              | 1                                                        | 0                                                        | 1                                                                  |
| 0                                                   | 0                                              | 1                                                        | 1                                                        | 0                                                                  |
| 0                                                   | 1                                              | 0                                                        | 0                                                        | 1                                                                  |
| 0                                                   | 1                                              | 0                                                        | 1                                                        | 0                                                                  |
| 0                                                   | 1                                              | 1                                                        | 0                                                        | 0                                                                  |
| 0                                                   | 1                                              | 1                                                        | 1                                                        | 1                                                                  |
| 1                                                   | 0                                              | 0                                                        | 0                                                        | 1                                                                  |
| 1                                                   | 0                                              | 0                                                        | 1                                                        | 0                                                                  |
| 1                                                   | 0                                              | 1                                                        | 0                                                        | 0                                                                  |
| 1                                                   | 0                                              | 1                                                        | 1                                                        | 1                                                                  |
| 1                                                   | 1                                              | 0                                                        | 0                                                        | 0                                                                  |
| 1                                                   | 1                                              | 0                                                        | 1                                                        | 1                                                                  |
| 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>0 | 1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 1<br>0<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>0<br>1<br>0<br>1 |
| 1                                                   | 1                                              | 1                                                        | 1                                                        | 0                                                                  |

0

0

0

### **Digital Circuits- Logic Gates**

NOR Gate  $Y = \overline{A + B}$ 

NAND Gate  $Y = \overline{A.B}$ 

EX-NOR Gate  $Y = \overline{A \oplus B}$ 

NOR Gate & Truth Table

NAND Gate & Truth Table

EX-NOR Gate & Truth Table







$$Y = (\overline{A \oplus B}) = (A.B + \overline{A}.\overline{B})$$

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

| Α | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

7

# **Digital Circuits- Logic Gates** INHIBIT Gate

Four Input INHIBIT Gate & Truth Table



- There are many situations in digital circuit design where the passage of a logic signal needs to be either enabled or inhibited depending upon certain other control inputs.
- INHIBIT means that the gate produces a certain fixed logic level at the output irrespective of changes in the input logic level.
- The INHIBIT function is available in integrated circuit form for an AND gate, which is basically an AND gate with one of its inputs negated by an inverter. The negated input acts to inhibit the gate.
- When negated i/p D is driven to logic  ${\rm '0'}$  , circuit works as AND gate.

| Α | В | С | D | Υ   |
|---|---|---|---|-----|
| 0 | 0 | 0 | 0 | 0   |
| 0 | 0 | 0 | 1 | 0   |
| 0 | 0 | 1 | 0 | 0   |
| 0 | 0 | 1 | 1 | 0   |
|   | 1 | 0 | 0 |     |
| 0 | 1 | 0 | 1 | 0   |
| 0 | 1 | 1 | 0 | 0 0 |
| 0 | 1 | 1 | 1 | 0   |
| 1 | 0 | 0 | 0 | 0   |
| 1 | 0 | 0 | 1 | 0   |
| 1 | 0 | 1 | 0 | 0   |
| 1 | 0 | 1 | 1 | 0   |
| 1 | 1 | 0 | 0 | 0   |
| 1 | 1 | 0 | 1 | 0   |
| 1 | 1 | 1 | 0 | 1   |
| 1 | 1 | 1 | 1 | 0   |
|   |   |   |   |     |











