

# All Digital Phase Locked Loop

#### **Digital Blocks**

Mohamed Atef March 2015

## **System Block Diagram**



## **Digital Blocks**

- Down Sampler
- Digital Loop Filter
- Sigma Delta Cancellation Network
- Register File
- I<sup>2</sup>C interface

# Down Sampler

### **Block Diagram**



- Down Sampler is used to down sample the time-to-digital converter (TDC\_OUT) code from TDC sampling clock (CLK\_TDC) rate to the digital loop filter clock (CLK\_DLF) rate.
- The decimation factor of TDC is given by:

$$M_{TDC} = \frac{f_{sTDC}}{f_{sDLF}}$$

Where  $f_{STDC}$ : TDC sampling frequency

 $f_{SDLF}$ : DLF sampling frequency

#### **Transfer Function**



The Transfer function is given as:

$$H_{DS}(z) = \frac{1}{(1 - z^{-1})^{m+1}} \times \frac{1}{(M_{TDC})^{m+2}} \times (1 - z^{-1})^{m+1}$$

Where m: Noise-Shaping Order

# **Specifications**

| Design Parameter       | Symbol            | Min.<br>Value | Typ.<br>Value | Max.<br>Value | Unit |
|------------------------|-------------------|---------------|---------------|---------------|------|
| TDC Sampling Frequency | f <sub>sTDC</sub> | 600           | -             | 625           | MHz  |
| DLF Sampling Frequency | f <sub>sDLF</sub> | 37.5          | 78.125        |               | MHz  |
| Down Sampling Factor   | $M_{TDC}$         | 4             | 8             | 16            | -    |
| TDC Number of Bits     | n <sub>tdc</sub>  | -             | 5             | -             | Bits |
| Noise Shaping Order    | m                 | 1             | -             | 2             | -    |

# Digital Loop Filter

## **Block Diagram**



Second-Order digital filter

#### **Transfer Function**



$$H_{DLF}(z) = K_2 \times \frac{1-\alpha}{1-\alpha z^{-1}} \times \frac{(K_1+1)-K_1z^{-1}}{1-z^{-1}}$$

## Ideal Magnitude Response



## **Specifications**

| Design Parameter       | Symbol         | Value    | Unit |
|------------------------|----------------|----------|------|
| DLF Sampling Frequency | $f_{sDLF}$     | 78.125   | MHz  |
|                        | $K_1$          | 122      | -    |
| DLF Coefficients       | K <sub>2</sub> | 0.132813 | -    |
|                        | α              | 0.90625  | -    |

 The DLF coefficients is needed to be programmable so it is need to be saved in the register file.

## **Frequency Response**



# Sigma Delta Cancellation Network

### **Block Diagram**



### **Block Diagram**

- The quantization noise q[k] is fed into an accumulator (to convert from frequency to phase) and then subtracted from the TDC output after being properly scaled.
- The scale factor is easily computed by a simple digital correlator (a 16-bit digital multiplier) and accumulator circuit.
- In the case where the quantization noise is completely cancelled, the correlation will become zero and the accumulator will hold its value at the proper scale factor.
- An IIR low pass filter with cutoff frequency of 1.1 MHz is used to further smooth the scale factor signal.

# **Signals Mapping**

| Signal | Mapping                                        | Number of Bits        |
|--------|------------------------------------------------|-----------------------|
| u[k]   | Output of Down Sampler Signal DS_OUT[k]        | n <sub>ds</sub>       |
| e[k]   | DLF input signal DLF_IN[k]                     | n <sub>ds</sub>       |
| q[k]   | Quantization noise signal of MASH<br>1-1-1 SDM | n <sub>sdm</sub> = 11 |

# Register File

## Register File

 Register file contains trimmer control lines for analog blocks and control bits for digital blocks.

## I<sup>2</sup>C Interface

- I<sup>2</sup>C bus is a bidirectional open drain bus, the bus is pulled high when there is no activity.
- The data line "SDA" must go low while the clock line "SCL" is still high to indicate a start of communication.
- SDA must go from low to high while SCL is high to indicate stop of communication.
- After the start condition, the master controller sends the device address in 7 bits and the direction of communication on the eight's bit if its read '1' or write '0', the addressed device must pull down the SDA line on the ninth bit to proceed in the communication, other wise the communication will stop at this point.

 After the address is fetched correctly, any of the following commands can be sent to the device.

#### 1) Soft Reset

- Used for rebooting the system without switching off the power.
- ➤ Upon reception of this command, the system reinitialize and starts operation according to the default setting.



#### 2) Read Control Register

- Used to read values from the register map.
- Master controller sends the base address to start reading from.
- Upon completion, master sends an NACK & stop condition.



#### 3) Write Control Register

- Used to write values in the control register
- ➤ Master controller sends the base address followed by the data bytes followed by stop at write completion



## Thank You!