## Fault Tolerant Computing and VLSI Testing Lab 1

## 1. Above questions:

- How many scan cells do you have? 3
- How many rule violations do you have? 0
- How many scan chains will you have? 1
- How much is the area overhead of scan? 23.4%
- How much is the timing overhead of scan? 4.7%
- What type of DFF before dft\_compiler? reg
- What type of DFF after dft\_compiler? HDSDFPQ1
- What two pins did dft\_compiler add? test\_si, test\_se

|    | Circuit name | Area without scan | Area with scan chain |
|----|--------------|-------------------|----------------------|
|    |              | chain             |                      |
|    | s298         | 1380.55           | 1483.78              |
| 2. | s344         | 1509.57           | 1664.41              |
|    | s349         | 1509.57           | 1664.41              |
|    | s382         | 1899.87           | 2170.83              |
|    | s386         | 1077.34           | 1154.76              |

|    | Circuit name (regis-  | Area without scan | Area with scan chain |
|----|-----------------------|-------------------|----------------------|
|    | tered inputs and out- | chain             |                      |
|    | puts)                 |                   |                      |
|    | Full adder            | 164.51            | 190.31               |
| 3. | 4 bit                 | 503.20            | 496.75               |
|    | 8 bit                 | 825.75            | 941.88               |
|    | 16 bit                | 1599.90           | 1819.25              |
|    | 32 bit                | 3148.19           | 3573.98              |
|    | 64 bit                | 6244.76           | 7083.46              |

|    | Command                | Example                             |  |
|----|------------------------|-------------------------------------|--|
|    | create_clock           | create_clock -period 10 CK          |  |
|    | current_design         | current_design s27                  |  |
|    | compile                | compile -scan                       |  |
|    | set_dft_signal         | set_dft_signal -view existing_dft - |  |
|    |                        | type ScanClock -port CK -timing     |  |
|    |                        | [list 40 60]                        |  |
|    | create_test_protocol   | create_test_protocol                |  |
| 4. | $dft\_drc$             | $dft\_drc$                          |  |
|    | set_scan_configuration | set_scan_configuration -chain_count |  |
|    |                        | 1                                   |  |
|    | $insert\_dft$          | $insert\_dft$                       |  |
|    | write                  | write -format verilog -hierarchy -  |  |
|    |                        | output s27_dft.v                    |  |
|    | report_area            | report_area                         |  |
|    | report_timing          | report_timing                       |  |
|    | report_power           | report_power                        |  |