

# Lattice Avant High-Speed I/O and External Memory Interface User Guide

# **Preliminary** Technical Note



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

#### **Inclusive Language**

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.



## **Contents**

| Contents                                                                       |    |
|--------------------------------------------------------------------------------|----|
| Acronyms in This Document                                                      | 9  |
| 1. Introduction                                                                |    |
| 1.1. Device Features and Support                                               |    |
| 1.2. Interface Naming Conventions                                              |    |
| 2. High-Speed I/O Building Blocks                                              |    |
| 2.1. I/O Banks                                                                 |    |
| 2.1.1. Wide-Range I/O (WRIO)                                                   |    |
| 2.1.2. High-Performance I/O (HPIO)                                             | 12 |
| 2.2. Clock Tree                                                                | 13 |
| 2.2.1. Primary Clocks                                                          |    |
| 2.2.2. Edge Clocks                                                             | 13 |
| 2.2.3. PHY Clocks (PHYCLK)                                                     |    |
| 2.3. Phase-Locked Loop (PLL)                                                   | 14 |
| 2.4. DDR Delay-Locked Loop (DDRDLL)                                            | 14 |
| 2.5. DLL Delay (DLLDEL)                                                        | 15 |
| 2.6. Input DDR (IDDR)                                                          | 15 |
| 2.7. Output DDR (ODDR)                                                         |    |
| 2.8. Input/Output DELAY                                                        | 16 |
| 2.9. Hardened DDR Physical Layer (DDRPHY)                                      | 16 |
| 2.9.1. Memory Interface Lanes                                                  | 17 |
| 3. Generic High-Speed I/O Interfaces                                           | 18 |
| 3.1. Generic SDR Receive Interfaces                                            | 19 |
| 3.1.1. GIREG_RX.SCLK Bypass Delay                                              | 19 |
| 3.1.2. GIREG_RX.SCLK Static Default/User-Defined Delay                         | 20 |
| 3.1.3. GIREG_RX.SCLK Dynamic Default/User-Defined Delay                        |    |
| 3.2. Generic DDR Receive Interfaces                                            | 21 |
| 3.2.1. GDDRX1_RX.SCLK.Centered                                                 |    |
| 3.2.2. GDDRX1_RX.SCLK.Aligned                                                  |    |
| 3.2.3. GDDRX2_RX.ECLK.Centered/GDDRX4_RX.ECLK.Centered/GDDRX5_RX.ECLK.Centered |    |
| 3.2.4. GDDRX2_RX.ECLK.Aligned/GDDRX4_RX.ECLK.Aligned/GDDRX5_RX.ECLK.Aligned    |    |
| 3.2.5. GDDR71_RX.ECLK                                                          |    |
| 3.3. Soft MIPI D-PHY Receive Interfaces                                        |    |
| 3.4. Generic SDR Transmit Interfaces                                           |    |
| 3.4.1. GIREG_TX.SCLK Bypass Delay                                              |    |
| 3.4.2. GIREG_TX.SCLK Static User-Defined Delay                                 |    |
| 3.4.3. GIREG_TX.SCLK Dynamic User-Defined Delay                                |    |
| 3.5. Generic DDR Transmit Interfaces                                           |    |
| 3.5.1. GDDRX1_TX.SCLK.Centered                                                 |    |
| 3.5.2. GDDRX1_TX.SCLK.Aligned                                                  |    |
| 3.5.3. GDDRX2_TX.ECLK.Centered/GDDRX4_TX.ECLK.Centered/GDDRX5_TX.ECLK.Centered |    |
| 3.5.4. GDDRX2_TX.ECLK.Aligned/GDDRX4_TX.ECLK.Aligned/GDDRX5_ TX.ECLK.Aligned   |    |
| 3.5.5. GDDR71_TX.ECLK                                                          |    |
| 3.6. Soft MIPI D-PHY Transmit Interfaces                                       |    |
| 3.7. Design Rules and Guidelines                                               |    |
| 3.7.1. Pin and Resource Planning                                               |    |
| 3.7.2. Clocking                                                                | 55 |
| 3.7.3. Receiver Interfaces                                                     |    |
| 3.7.4. Transmitter Interfaces                                                  |    |
| 4. External Memory Interfaces                                                  | 57 |



| 4.1. Overview                                  | 57 |
|------------------------------------------------|----|
| 4.1.1. DDRPHY IP (PHY-Only Interface)          | 57 |
| 4.1.2. Memory Controller IP                    | 57 |
| 4.2. Design Rules and Guidelines               | 57 |
| 4.2.1. Pin and Resource Planning               | 57 |
| 4.2.2. DDR3L Input Reference Clock             | 59 |
| 4.2.3. DDR3L Board Design Guidelines           | 60 |
| 4.2.4. DDR4 and LPDDR4 Input Reference Clock   | 61 |
| 4.2.5. DDR4 and LPDDR4 Board Design Guidelines | 62 |
| 5. User Primitives and Attributes              | 64 |
| 5.1. DDRDLLA                                   | 65 |
| 5.2. DLLDELA                                   |    |
| 5.3. Input/Output Delay User Primitives        | 67 |
| 5.3.1. DELAYD                                  | 67 |
| 5.3.2. DELAYE                                  | 68 |
| 5.3.3. DELAYF                                  | 68 |
| 5.3.4. IMONDELAY                               | 69 |
| 5.4. Input SDR/DDR User Primitives             | 70 |
| 5.4.1. IFD1P3DX                                | 70 |
| 5.4.2. IDDRX1A                                 | 71 |
| 5.4.3. IDDRX2A                                 | 72 |
| 5.4.4. IDDRX4A                                 | 72 |
| 5.4.5. IDDRX5A                                 | 73 |
| 5.4.6. IDDR71A                                 |    |
| 5.5. Output SDR/DDR User Primitives            | 75 |
| 5.5.1. OFD1P3DX                                | 75 |
| 5.5.2. ODDRX1A                                 | 75 |
| 5.5.3. ODDRX2A                                 | 76 |
| 5.5.4. ODDRX4A                                 | 77 |
| 5.5.5. ODDRX5A                                 | 78 |
| 5.5.6. ODDR71A                                 | 79 |
| 5.6. MIPIA                                     | 80 |
| 5.7. DDR3L/DDR4 User Primitives                | 80 |
| 5.8. DDR5 User Primitives                      | 81 |
| 5.9. LPDDR4 User Primitives                    | 81 |
| 6. Soft IP Modules                             | 82 |
| 6.1. RX_SYNC                                   | 83 |
| 6.2. GDDR_SYNC                                 | 84 |
| 6.3. BW_ALIGN                                  | 84 |
| References                                     |    |
| Technical Support Assistance                   | 87 |
| Revision History                               |    |



## **Figures**

| Figure 1.1. SDR and DDR Interface Definitions                                                  | 11 |
|------------------------------------------------------------------------------------------------|----|
| Figure 2.1. High-level Device Floorplan (LAV-AT-E70)                                           | 12 |
| Figure 2.2. High-Level View of Clock Networks (LAV-AT-E/G/X70)                                 | 13 |
| Figure 2.3. Lattice Avant DDRPHY Block Diagram                                                 | 16 |
| Figure 3.1. GIREG_RX.SCLK (Bypass Data Delay)                                                  | 20 |
| Figure 3.2. GIREG_RX.SCLK (Static Default Data Delay)                                          |    |
| Figure 3.3. GIREG_RX.SCLK (Dynamic Default Data Delay)                                         | 21 |
| Figure 3.4. GDDRX1_RX.SCLK.Centered (Bypass and Static Default Data Delay)                     | 22 |
| Figure 3.5. GDDRX1_RX.SCLK.Centered (Dynamic Default/User-Defined Data Delay)                  |    |
| Figure 3.6. GDDRX1_RX.SCLK.Aligned (Bypass & Static Default Data Delay with Fixed Clock Delay) |    |
| Figure 3.7. GDDRX1_RX.SCLK.Aligned (Bypass & Static Default Delay with Dynamic Clock Delay)    |    |
| Figure 3.8. GDDRX1_RX.SCLK.Aligned (Dynamic Default Data Delay with Fixed/Dynamic Clock Delay) | 25 |
| Figure 3.9. GDDRX2_RX.ECLK.Centered (Bypass & Static Default Data Delay)                       |    |
| Figure 3.10. GDDRX4_RX.ECLK.Centered (Bypass & Static Default Data Delay)                      | 26 |
| Figure 3.11. GDDRX5_RX.ECLK.Centered (Bypass & Static Default Data Delay)                      |    |
| Figure 3.12. GDDRX2_RX.ECLK.Centered (Dynamic Default Data Delay)                              | 27 |
| Figure 3.13. GDDRX4_RX.ECLK.Centered (Dynamic Default Data Delay)                              |    |
| Figure 3.14. GDDRX5_RX.ECLK.Centered (Dynamic Default Data Delay)                              |    |
| Figure 3.15. GDDRX2_RX.ECLK.Aligned (Bypass & Static Default Data Delay)                       | 30 |
| Figure 3.16. GDDRX4_RX.ECLK.Aligned (Bypass & Static Default Data Delay)                       | 31 |
| Figure 3.17. GDDRX5_RX.ECLK.Aligned (Bypass & Static Default Data Delay)                       | 31 |
| Figure 3.18. GDDRX2_RX.ECLK.Aligned (Dynamic Default Data Delay)                               | 32 |
| Figure 3.19. GDDRX4_RX.ECLK.Aligned (Dynamic Default Data Delay)                               | 32 |
| Figure 3.20. GDDRX5_RX.ECLK.Aligned (Dynamic Default Data Delay)                               | 33 |
| Figure 3.21. GDDR71_RX.ECLK                                                                    | 34 |
| Figure 3.22. GDDR71_RX.ECLK (with Bit and Word Alignment)                                      |    |
| Figure 3.23. GDDR71_RX.ECLK (with Bit and Word Alignment & Data Delay)                         |    |
| Figure 3.24. GDDRX4_RX.MIPI                                                                    | 36 |
| Figure 3.25. GIREG_TX.SCLK (Bypass Data Delay)                                                 |    |
| Figure 3.26. GIREG_TX.SCLK (Static User-Defined Data Delay)                                    |    |
| Figure 3.27. GIREG_TX.SCLK (Dynamic User-Defined Data Delay)                                   |    |
| Figure 3.28. GDDRX1_TX.SCLK.Centered (Bypass Data Delay)                                       |    |
| Figure 3.29. GDDRX1_TX.SCLK.Centered (Static User-Defined Data Delay)                          |    |
| Figure 3.30. GDDRX1_TX.SCLK.Centered (Dynamic User-Defined Data Delay)                         |    |
| Figure 3.31. GDDRX1_TX.SCLK.Aligned (Bypass Data Delay)                                        |    |
| Figure 3.32. GDDRX1_TX.SCLK.Aligned (Static User-Defined Data Delay)                           |    |
| Figure 3.33. GDDRX1_TX.SCLK.Aligned (Dynamic User-Defined Data Delay)                          |    |
| Figure 3.34. GDDRX2_TX.ECLK.Centered (Bypass Data Delay)                                       |    |
| Figure 3.35. GDDRX4_TX.ECLK.Centered (Bypass Data Delay)                                       |    |
| Figure 3.36. GDDRX5_TX.ECLK.Centered (Bypass Data Delay)                                       |    |
| Figure 3.37. GDDRX2_TX.ECLK.Centered (Static User-Defined Data Delay)                          |    |
| Figure 3.38. GDDRX4_TX.ECLK.Centered (Static User-Defined Data Delay)                          |    |
| Figure 3.39. GDDRX5_TX.ECLK.Centered (Static User-Defined Data Delay)                          |    |
| Figure 3.40. GDDRX2_TX.ECLK.Centered (Dynamic User-Defined Data Delay)                         |    |
| Figure 3.41. GDDRX4_TX.ECLK.Centered (Dynamic User-Defined Data Delay)                         |    |
| Figure 3.42. GDDRX5_TX.ECLK.Centered (Dynamic User-Defined Data Delay)                         |    |
| Figure 3.43. GDDRX2_TX.ECLK.Aligned (Bypass Data Delay)                                        |    |
| Figure 3.44. GDDRX4_TX.ECLK.Aligned (Bypass Data Delay)                                        |    |
| Figure 3.45. GDDRX5_TX.ECLK.Aligned (Bypass Data Delay)                                        | 49 |



| Figure 3.46. GDDRX2_TX.ECLK.Aligned (Static User-Defined Data Delay)  | 49 |
|-----------------------------------------------------------------------|----|
| Figure 3.47. GDDRX4_TX.ECLK.Aligned (Static User-Defined Data Delay)  | 50 |
| Figure 3.48. GDDRX5_TX.ECLK.Aligned (Static User-Defined Data Delay)  |    |
| Figure 3.49. GDDRX2_TX.ECLK.Aligned (Dynamic User-Defined Data Delay) | 51 |
| Figure 3.50. GDDRX4_TX.ECLK.Aligned (Dynamic User-Defined Data Delay) | 51 |
| Figure 3.51. GDDRX5_TX.ECLK.Aligned (Dynamic User-Defined Data Delay) | 52 |
| Figure 3.52. GDDR71_TX.ECLK                                           |    |
| Figure 3.53. GDDRX4_TX.MIPI                                           | 54 |
| Figure 4.1. Avant Memory Interface Mapping Diagram                    | 58 |
| Figure 4.2. DDR3L Input Reference Clock Circuit                       |    |
| Figure 4.3. External Reference Resistor for SSTL (DDR3L)              | 60 |
| Figure 4.4. 100Ω Memory Differential Termination for DDR3L            |    |
| Figure 4.5. DDR4/LPDDR4 HCSL Reference Clock Circuit                  |    |
| Figure 4.6. DDR4/LPDDR4 LVDS Reference Clock Circuit                  | 62 |
| Figure 4.7. External Reference Resistor for POD (DDR4)                | 63 |
| Figure 4.8. External Reference Resistor for LVSTL_I/LVSTL_II (LPDDR4) | 63 |
| Figure 5.1. DDRDLLA Ports                                             | 65 |
| Figure 5.2. DLLDELA Ports                                             | 66 |
| Figure 5.3. DELAYD Ports                                              | 67 |
| Figure 5.4. DELAYE Ports                                              | 68 |
| Figure 5.5. DELAYF Ports                                              | 68 |
| Figure 5.6. IMONDELAY Ports                                           | 69 |
| Figure 5.7. IFD1P3DX Ports                                            | 70 |
| Figure 5.8. IDDRX1A Ports                                             | 71 |
| Figure 5.9. IDDRX2A Ports                                             | 72 |
| Figure 5.10. IDDRX4A Ports                                            | 72 |
| Figure 5.11. IDDRX5A Ports                                            | 73 |
| Figure 5.12. IDDR71A Ports                                            | 74 |
| Figure 5.13. OFD1P3DX Ports                                           | 75 |
| Figure 5.14. ODDRX1A Ports                                            | 75 |
| Figure 5.15. ODDRX2A Ports                                            | 76 |
| Figure 5.16. ODDRX4A Ports                                            | 77 |
| Figure 5.17. ODDRX5A Ports                                            | 78 |
| Figure 5.18. ODDR71A Ports                                            | 79 |
| Figure 6.1. RX_SYNC Ports                                             | 83 |
| Figure 6.2. GDDR SYNC Ports                                           | 84 |
| Figure 6.3. BW ALIGN Ports                                            |    |



## **Tables**

| Table 1.1. Features Overview                                                    |    |
|---------------------------------------------------------------------------------|----|
| Table 2.1. Memory Interface CA Pin Count                                        |    |
| Table 3.1. Types of Generic High-Speed I/O Interfaces                           |    |
| Table 3.2. Generic High-Speed I/O Interface Bank Support                        |    |
| Table 4.1. x72 DIMM Pin Assignment                                              |    |
| Table 5.1. Software Primitives                                                  | 64 |
| Table 5.2. DDRDLLA Ports                                                        | 65 |
| Table 5.3. DDRDLLA Parameters                                                   | 65 |
| Table 5.4. DLLDELA Ports                                                        | 66 |
| Table 5.5. DLLDELA Parameters                                                   | 66 |
| Table 5.6. DELAYD Ports                                                         | 67 |
| Table 5.7. DELAYD Parameters                                                    |    |
| Table 5.8. DELAYE Ports                                                         | 68 |
| Table 5.9. DELAYE Parameters                                                    |    |
| Table 5.10. DELAYF Ports                                                        | 69 |
| Table 5.11. DELAYF Parameters                                                   | 69 |
| Table 5.12. IMONDELAY Ports                                                     | 70 |
| Table 5.13. IMONDELAY Parameters                                                | 70 |
| Table 5.14. IFD1P3DX Ports                                                      | 71 |
| Table 5.15. IFD1P3DX Parameters                                                 | 71 |
| Table 5.16. IDDRX1A Ports                                                       | 71 |
| Table 5.17. IDDRX1A Parameter                                                   |    |
| Table 5.18. IDDRX2A Ports                                                       |    |
| Table 5.19. IDDRX2A Parameters                                                  | 72 |
| Table 5.20. IDDRX4A Ports                                                       |    |
| Table 5.21. IDDRX4A Parameters                                                  | 73 |
| Table 5.22. IDDRX5A Ports                                                       |    |
| Table 5.23. IDDRX5A Parameters                                                  | 74 |
| Table 5.24. IDDR71A Ports                                                       |    |
| Table 5.25. IDDR71A Parameters                                                  |    |
| Table 5.26. OFD1P3DX Ports                                                      |    |
| Table 5.27. OFD1P3DX Parameters                                                 |    |
| Table 5.28. ODDRX1A Ports                                                       |    |
| Table 5.29. ODDRX1A Parameters                                                  |    |
| Table 5.30. ODDRX2A Ports                                                       |    |
| Table 5.31. ODDRX2A Parameters                                                  |    |
| Table 5.32. ODDRX4A Ports                                                       |    |
| Table 5.33. ODDRX4A Parameter                                                   |    |
| Table 5.34. ODDRX5A Ports                                                       |    |
| Table 5.35. ODDRX5A Parameters                                                  |    |
| Table 5.36. ODDR71A Ports                                                       |    |
| Table 5.37. ODDR71A Parameters                                                  |    |
| Table 5.38. MIPIA Ports                                                         |    |
| Table 5.39. MIPIA Parameters                                                    |    |
| Table 5.40. DDRPHY16D, DDRPHY32D, DDRPH40D, DDRPHY64D, and DDRPHY72D Parameters |    |
| Table 5.41. DDRPHY16C, DDRPHY32C, and DDRPHY40C Parameters                      |    |
| Table 5.42. DDRPHY16E, DDRPHY32E, and DDRPHY64E Parameters                      |    |
| Table 6.1. Supported Soft IPs                                                   |    |
| Table 6.2. Soft IP Used in Each Interface                                       | 82 |



| Table 6.3. GDDR_SYNC Ports Description | 83 |
|----------------------------------------|----|
| Table 6.4. GDDR_SYNC Ports Description | 84 |
| Table 6.5. BW_ALIGN Port Description   | 85 |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym | Definition                                 |  |
|---------|--------------------------------------------|--|
| CA      | Command and Address                        |  |
| CLKDIV  | Edge Clock Dividers                        |  |
| DDR     | Double Data Rate                           |  |
| DDRPHY  | Double Data Rate Physical Layer            |  |
| DLL     | Delay-Locked Loop                          |  |
| DM      | Data Mask                                  |  |
| DQ      | Data                                       |  |
| DQS     | Data Strobe                                |  |
| ECLK    | Edge Clock                                 |  |
| FPGA    | Field Programmable Gate Array              |  |
| НР      | High Performance                           |  |
| IDDR    | Input DDR                                  |  |
| LPDDR   | Low Power Double Data Rate                 |  |
| LVDS    | Low Voltage Differential Signaling         |  |
| MIPI    | Mobile Industry Processor Interface        |  |
| ODDR    | Output DDR                                 |  |
| ODT     | On-Die Termination                         |  |
| PCB     | Printed Circuit Board                      |  |
| PCLK    | Primary Clock                              |  |
| PIC     | Programmable I/O Cell                      |  |
| PIO     | Programmable I/O                           |  |
| RX      | Receiver                                   |  |
| SCLK    | System Clock                               |  |
| SDR     | Single Data Rate                           |  |
| SDRAM   | Synchronous Dynamic Random Access Memory   |  |
| SGMII   | Serial Gigabit Media-Independent Interface |  |
| SSN     | Simultaneous Switching Noise               |  |
| TX      | Transmitter                                |  |
| VREF    | Voltage Reference                          |  |
| WR      | Wide Range                                 |  |
| xSPI    | Expanded Serial Peripheral Interface       |  |



## 1. Introduction

Lattice Avant™ FPGAs support high-speed I/O interfaces, including Single Data Rate (SDR) and Double Data Rate (DDR) interfaces, using the logic built into the Programmable I/O (PIO). In SDR applications, data is captured on one edge of the clock (either rising or falling), whereas in DDR applications, data is captured on both the rising and falling edges of the clock, thus doubling the performance. The Avant device also contains dedicated circuitry that is used along with the DDR I/O to support DDR3L, DDR4, DDR5, and LPDDR4 external memory interfaces. This document discusses how to utilize the capabilities of the Avant devices to implement high-speed I/O interfaces.

## 1.1. Device Features and Support

The different types of high-speed I/O interfaces supported in Avant devices include the following:

- Single Data Rate (SDR) the SDR Input/Output Module is designed to be used in a range of applications requiring fast data transmission up to 250 Mbps. Refer to the Avant SDR Module IP User Guide for more details.
- Generic DDR (GDDR) the GDDR Input/Output Module is designed to be used in a range of applications requiring highspeed data transfers up to 1800 Mbps. Refer to the Avant DDR Generic Module IP User Guide for more details.
- GDDR 7:1 the GDDR 7:1 Input/Output Module is designed mainly for flat-panel display interfaces up to 1050 Mbps. Refer to the Avant DDR 7:1 Module IP User Guide for more details.
- MIPI D-PHY the MIPI D-PHY Interface Module is a physical serial data communication layer that supports protocols like CSI-2 (Camera Serial Interface-2) and DSI (Display Serial Interface). It physically connects a camera sensor or display interface to an application processor and supports up to 1500 Mbps per lane. Refer to the Avant MIPI DPHY Module IP User Guide for more details.
- DDRPHY the DDR PHY Interface Module, is an implementation of the DFI 4.0 specification that defines the interface between a DDR memory controller and the physical interface (PHY). It supports interfacing with DDR3L, DDR4, DDR5, and LPDDR4 external memories. Refer to the Avant DDR Memory PHY Module IP User Guide for more details.
- Memory Controller the Memory Controller IP provides a complete solution consisting of a controller, DDR PHY, and
  associated clocking and training logic to interface with DDR3L, DDR4, DDR5, and LPDDR4 external memories. Refer to
  the Memory Controller IP Core for Avant IP Core User Guide for more details.

There are three different devices available in the Avant device family: Avant-E, Avant-G, and Avant-X. The following table summarizes the differences in high-speed I/O interface support for each device.

**Table 1.1. Features Overview** 

| High-Speed I/O Interface              | Avant-E Support Details | Avant-G Support Details | Avant-X Support Details |
|---------------------------------------|-------------------------|-------------------------|-------------------------|
| SDR                                   | Yes                     | Yes                     | Yes                     |
| GDDR                                  | Yes                     | Yes                     | Yes                     |
| GDDR 7:1                              | Yes                     | Yes                     | Yes                     |
| MIPI D-PHY                            | Yes                     | Yes                     | Yes                     |
| DDR3L (DDRPHY and Memory Controller)  | No                      | Yes                     | Yes                     |
| DDR4 (DDRPHY and Memory Controller)   | Yes                     | Yes                     | Yes                     |
| DDR5 (DDRPHY and Memory Controller)   | No                      | No                      | Yes                     |
| LPDDR4 (DDRPHY and Memory Controller) | Yes                     | Yes                     | Yes                     |

#### Notes:

- 1. Yes, implies that the specified high-speed I/O interface is currently supported or will be in the future.
- 2. No implies that the specified high-speed I/O interface is currently not supported and will not be supported in the future.



## 1.2. Interface Naming Conventions

This technical note references two types of external interfaces: centered and aligned.

- A centered external interface means that the clock is centered on the data window at the device pins.
- An aligned (also referred to as edge-on-edge) external interface means that the clock and data transitions are edgealigned at the device pins.

The following figure shows a waveform representation for centered and aligned SDR/DDR interfaces.



Figure 1.1. SDR and DDR Interface Definitions



## 2. High-Speed I/O Building Blocks

The Lattice Avant device contains dedicated functions for building high-speed interfaces, where each Avant device contains arrays of logic blocks that are arranged into Clock Regions (CKR). Each CKR is associated with an I/O bank, where an I/O bank is classified as either a Wide-Range I/O (WRIO) bank or a High-Performance I/O (HPIO) bank. The Avant device also contains a hardened PHY (DDRPHY), which provides a physical interface between the FPGA soft memory controller and external SDRAM to support DDR3L, DDR4, DDR5, and LPDDR4 memory standards. Each Lattice DDRPHY consists of three HPIO banks. The following figure represents the Lattice Avant device floorplan in relation to building high-speed I/O interfaces.



Figure 2.1. High-level Device Floorplan (LAV-AT-E70)

## 2.1. I/O Banks

The Lattice Avant device supports two kinds of I/O banks: Wide-Range I/O (WRIO) and High-Performance I/O (HPIO).

## 2.1.1. Wide-Range I/O (WRIO)

Wide-Range I/O banks are located at the top of Avant devices and contain the following capabilities:

- Supports I/O bank voltage ranging from 1.2 V to 3.3 V.
- It contains one PLL, one DDR Delay-Locked Loop (DDRDLL), and one DLL Delay (DLLDEL) primitive per WRIO bank.
- Supports one Expanded Serial Peripheral Interface (xSPI) clock tree for xSPI interfaces per WRIO bank.

For more information regarding WRIO banks and xSPI, refer to the Avant Platform Data Sheet and the Avant System Configuration User Guide.

#### 2.1.2. High-Performance I/O (HPIO)

High-Performance I/O banks are located at the bottom of Avant devices and contain the following capabilities:

- Supports I/O bank voltage ranging from 0.9 V to 1.8 V.
- Supports LVDS, MIPI, and DDR3L/DDR4/DDR5/LPDDR4 high-speed interfaces.
- It contains one PLL, one DDRDLL, and one DLLDEL primitive per HPIO bank.
- Supports Edge Clock (ECLK) and PHY Clock (PHYCLK) trees for DDRPHY and Memory Controller IP interfaces.



## 2.2. Clock Tree

The Avant Clock Network consists of four different clock structures:

- Global Clock Network (GCLK) clock source that drives the Regional Clock Network (RCLK) of all clock regions.
- Regional Clock Network (RCLK) clock source that drives all blocks (PFU, EBR, and DSP) within a clock region.
- Edge Clock Network (ECLK) clock source for high-speed DDR I/O interfaces
- PHY Clock Network (PHYCLK) a high frequency clock to support DDRPHY interfaces within HPIO banks.



Figure 2.2. High-Level View of Clock Networks (LAV-AT-E/G/X70)

Refer to the Avant System Clock PLL Design User Guide for a complete description of the Avant device family clocking resources. The following sections provide a brief description of each of the major clock elements for building high-speed interfaces.

#### 2.2.1. Primary Clocks

Primary Clocks (PCLK) are the system clocks of a design and originate from Dedicated Clock Pins (PCLKT pins) on the Avant device. The PCLK network is used to drive the System Clock (SCLK) of various I/O primitives.

#### 2.2.2. Edge Clocks

Edge Clocks (ECLK) are high-speed, low-skew I/O dedicated clocks that provide a divided-down clock for DDR interfaces. A HPIO bank contains four ECLKs, where each ECLK network is made up of the following blocks:

- Edge Clock Input Multiplexer (ECLKINMUX)
- Edge Clock Synchronizer and Divider (ECLKSYNCDIV)
- Edge Clock Bridge Multiplexer (ECLKBRGMUX)

Refer to the Avant System Clock PLL Design User Guide for additional details on the ECLK network.



#### 2.2.2.1. Edge Clock Input Multiplexer (ECLKINMUX)

The ECLKINMUX determines which source is used to drive the high-speed I/O interface of each HPIO bank. The possible clock inputs to the ECLKINMUX can originate from the following elements:

- Output of a HPIO PLL
- Fabric Clock (from GCLK)
- Output of the DLLDEL primitive
- Dedicated clock pins (PCLKT pins)

#### 2.2.2.2. Edge Clock Synchronizer and Divider (ECLKSYNC and ECLKDIV)

The ECLKSYNC provides synchronization capabilities for each ECLK. It allows designers to dynamically enable or disable a clock and its associated logic. There are five ECLKSYNC modules available in each HPIO bank (four for ECLK and one for PHYCLK). The ECLKDIV generates a divided down clock with a x1/2/3.5/4/5 dividing ratio that is mainly used for DDR I/O domain crossing.

## 2.2.2.3. Edge Clock Bridge Multiplexer (ECLKBRGMUX)

The ECLKBRGMUX enables clocks in the current region to drive adjacent clock regions to form a wider clock. In other words, the four ECLK structures of each HPIO bank can bridge to adjacent HPIO banks (left and right) to form a wider ECLK network.

## 2.2.3. PHY Clocks (PHYCLK)

PHY Clocks (PHYCLK) are a special output of the HPIO PLL that is designed to support SGMII TX and DDR memory interfaces up to 2.4 GHz. There is only one PHYCLK per HPIO bank, where each PHYCLK network is made up of the following blocks:

- Edge Clock Synchronizer and Divider (ECLKSYNC and ECLKDIV)
- PHY Clock Bridge Multiplexer (PHYCLKBRGMUX)

Refer to the Avant System Clock PLL Design User Guide for additional details on the PHYCLK network.

## 2.2.3.1. PHY Clock Bridge Multiplexer (PHYCLKBRGMUX)

The PHYCLKBRGMUX enables clocks from one clock region to drive adjacent (left and right) clock regions to support wider interface buses.

## 2.3. Phase-Locked Loop (PLL)

The PLL provides frequency synthesis with additional static and dynamic phase adjustments. There is one PLL in each HPIO bank, and there are seven output ports provided: CLKOP, CLKOS, CLKOS2, CLKOS3, CLKOS4, CLKOS5, and CLKOPHY. All seven outputs have the same set of dividers. Refer to the Avant System Clock PLL Design User Guide for additional information on PLLs.

## 2.4. DDR Delay-Locked Loop (DDRDLL)

The DDRDLL is a dedicated DLL for creating a 90-degree clock delay that is provided to each of the DLL Delay (DLLDEL) primitives within each HPIO bank. This enables data synchronization between the output data and the system clock. There is one DDRDLL in each HPIO bank.



## 2.5. DLL Delay (DLLDEL)

The DLLDEL provides a phase shift on the receive side clocks for each SCLK or ECLK. This shifts the clock input before it drives the clock tree by the delay set in the DDRDLL delay code. The DLLDEL primitive allows further adjustment of the delay set by the DDRDLL code for margin test purposes. The adjusted phase can be dynamic or static controlled.

- In dynamic control mode, the delay code comes directly from the associated DDRDLL.
- In static control mode, the delay code is set by software.

There are four DLLDEL primitives in each HPIO bank, where each is associated with an ECLK. There is only one DLLDEL delay code that is provided to all the DLLDEL modules within an HPIO bank, where the delay element inside the DLLDEL can be bypassed if it is not used. The DLLDEL primitives consist of:

- A LOAD control signal that asynchronously resets the delay setting to the original DLLDEL primitive.
- A MOVE control pulse that changes the delay setting by ±1 tap each time according to the DIRECTION value. Note that MOVE needs to meet a 6 ns minimum pulse width requirement.
- A DIRECTION signal that:
  - When set to 0, increase the setting by 1 tap.
  - When set to 1, it decreases the setting by 1 tap.
- A COUT flag is asserted when the delay setting reaches the minimum value of 0 or the maximum value of 511 (9-bit CONTROL) to indicate underflow or overflow. In this scenario, the delay setting does not roll over, even if MOVE is pulsed.

Refer to the DLLDELA User Primitive section of this technical note for more information on the DLLDEL primitive.

## 2.6. Input DDR (IDDR)

The input DDR function can be used in the  $\times 1$  (2:1),  $\times 2$  (4:1),  $\times 4$  (8:1),  $\times 7$  (7:1), and  $\times 5$  (10:1) gearing modes.

- In ×1 gearing mode, 1 bit of DDR data is received, and the output is 2 bits of parallel data synchronized to SCLK. There is no clock domain transfer involved in x1 gearing.
- In x2 gearing mode, 1-bit of DDR data is received and synchronized to ECLK, and the output is 4-bits of parallel data synchronized to SCLK.
- In x4 gearing mode, the same function applies as in x2 gearing, except the output is 8-bits of parallel data.
- In x71 gearing mode, the same function applies as in x2 and x4 gearing, except the output is 7-bits of parallel data.
- x5 gearing mode is used for SGMII and Clock Data Recovery (CDR) applications. Refer to the SGMII and Gb Ethernet PCS IP User Guide for more information.

## 2.7. Output DDR (ODDR)

The output DDR function can also be supported in  $\times 1$  (2:1),  $\times 2$  (4:1),  $\times 4$  (8:1),  $\times 71$  (7:1), or  $\times 5$  (10:1) gearing modes.

- In ×1 gearing mode, the ODDR element receives 2-bit wide data from the FPGA fabric and generates a 1-bit DDR data or clock output.
- In x2 gearing mode, the ODDR element receives 4-bit wide data from the FPGA fabric and generates a 1-bit DDR data or clock output. ECLK is used to clock the output data for generic high-speed interfaces, and the Data Strobe (DQS) is used to clock the output data for DDR3L, DDR4, DDR5, and LPDDR4 memory interfaces.
- In x4 gearing mode, the same function applies as in x2 gearing, except the ODDR element receives 8-bit wide data.
- In x71 gearing mode, the same function applies as in x2 and x4 gearing, except the ODDR element receives 7-bit wide data and that ECLK is used to clock the output data.
- x5 gearing mode is used for SGMII and Clock Data Recovery (CDR) applications. Refer to the SGMII and Gb Ethernet PCS
   IP User Guide for more information.



## 2.8. Input/Output DELAY

In addition to the DLLDEL primitive, there are three different delay cells within the PIC that can be utilized to fine-tune the data path to compensate for clock injection delay:

- DELAYD can be used as either an input delay or an output delay for the SCLK interface with a dynamic control delay.
- DELAYE can be used as either an input delay or an output delay for the SCLK interface with a static delay.
- DELAYF can be used as either an input delay or an output delay for the ECLK interface with a dynamic control delay.

These delay primitives allow 512 steps of delay, where each delay step generates 12.5 ~ps of delay. Users can overwrite the delay setting dynamically using the MOVE and DIRECTION control inputs, where the MOVE input on the DELAYD and DELAYF primitives needs to meet a 6 ns minimum pulse width requirement. The LOADN input resets the delay back to the default value. Refer to the Input/Output Delay User Primitives section of this technical note for more information on the DELAYD, DELAYE, and DELAYF primitives.

## 2.9. Hardened DDR Physical Layer (DDRPHY)

The DDRPHY Module is an implementation of the DDR PHY Interface (DFI) v4.0 Specification, which is an interface protocol between memory controller logic and PHY interfaces. An Avant device can contain up to 3 DDRPHY interfaces, where each DDRPHY is composed of 3 HPIO banks. Each DDRPHY can support one of the following external memory interfaces: DDR3L, DDR4, DDR5, and LPDDR4.



Figure 2.3. Lattice Avant DDRPHY Block Diagram

The DDRPHY contains built-in 1:4 and 4:1 gearing and synchronization logic to handle clock domain transfers among three different clock domains:

- 2400MHz PHYCLK
- 600MHz DFICLK
- 300MHz PCLK

For more information regarding the DDRPHY Module, refer to the Avant DDR Memory PHY Module IP User Guide.



## 2.9.1. Memory Interface Lanes

Each HPIO bank within a DDRPHY consists of 4 lanes, where these lanes are partitioned either as DQ/DQS lanes or CA lanes.

- Each HPIO bank within a DDRPHY has 52 I/Os, with each lane containing 12 pins.
- Each DQ/DQS lane provides a fixed clock pair (DQS/DQSN) for the Data Strobe (DQS).
- Each data group for a memory interface occupies 11 pins in total: 8 Data (DQ), 1 Data Mask (DM), and dedicated DQS\_P/DQS\_N.
- The number of pins occupied for command, address, and control signals will vary depending on the memory interface.

Table 2.1. Memory Interface CA Pin Count

| Hardened DDRPHY Port | DDR3L     | DDR4                    | DDR5                    | LPDDR4                                                 |
|----------------------|-----------|-------------------------|-------------------------|--------------------------------------------------------|
| mem_address[15:0]    | A15 - A0  | {BG[1], ACT_n, A[13:0]} | {Unused[1:0], CA[13:0]} | {Unused[9:0], CA_A[5:0]} /<br>{Unused[9:0], CA_B[5:0]} |
| mem_bank[2:0]        | BA2 - BA0 | {BG[0], BA[1:0]}        | Unused                  | Unused                                                 |
| mem_ras_n            | RAS#      | RAS_n / A16             | Unused                  | Unused                                                 |
| mem_cas_n            | CAS#      | CAS_n / A15             | Unused                  | Unused                                                 |
| mem_we_n             | WE#       | WE_n / A14              | Unused                  | Unused                                                 |
| mem_rst_n            | RESET#    | RESET_n                 | RESET_n                 | RESET_n                                                |
| mem_cs_n[#RANKS-1:0] | CS#       | CS_n                    | CS_n                    | CS_A / CS_B                                            |
| mem_odt[#RANKS-1:0]  | ODT       | ODT                     | Unused <sup>2</sup>     | Unused <sup>2</sup>                                    |
| mem_cke              | CKE       | CKE                     | Unused                  | CKE_A / CKE_B                                          |
| mem_address[16]      | Unused    | PAR                     | Unused                  | Unused                                                 |
| alert_n¹             | Unused    | ALERT                   | Unused                  | Unused                                                 |

#### Notes:

- 1. Alert\_n is supported by GPIO, not through the DDRPHY block.
- 2. ODT is tied off on the board for DDR5 and both channels for LPDDR4.

For more information regarding the placement of external memory interface signals, refer to the External Memory Interfaces Pin and Resource Planning section of this technical note.



# 3. Generic High-Speed I/O Interfaces

This section describes each of the generic high-speed interfaces and associated clocking. The following table summarizes the different types of high-speed I/O interfaces supported in Avant devices.

Table 3.1. Types of Generic High-Speed I/O Interfaces

| Mode              | Interface Name          | Description                                                                                                                                                  |
|-------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Receive SDR       | GIREG_RX.SCLK           | SDR input register using SCLK. Supports bypassed, static, and dynamic data path delays and optional clock inversion.                                         |
| RX DDRX1 Centered | GDDRX1_RX.SCLK.Centered | DDR x1 input register using SCLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Clock is centered to data window.   |
| RX DDRX1 Aligned  | GDDRX1_RX.SCLK.Aligned  | DDR x1 input register using SCLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Data is edge-to-edge with clock.    |
| RX DDRX2 Centered | GDDRX2_RX.ECLK.Centered | DDR x2 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Clock is centered to data window.   |
| RX DDRX2 Aligned  | GDDRX2_RX.ECLK.Aligned  | DDR x2 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Data is edge-to-edge with clock.    |
| RX DDRX4 Centered | GDDRX4_RX.ECLK.Centered | DDR x4 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Clock is centered to data window.   |
| RX DDRX4 Aligned  | GDDRX4_RX.ECLK.Aligned  | DDR x4 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Data is edge-to-edge with clock.    |
| RX DDRX5 Centered | GDDRX5_RX.ECLK.Centered | DDR x5 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Clock is centered to data window.   |
| RX DDRX5 Aligned  | GDDRX5_RX.ECLK.Aligned  | DDR x5 input register using ECLK. Supports bypassed, static, and dynamic data path delays and dynamic clock path delays. Data is edge-to-edge with clock.    |
| RX DDR71          | GDDR71_RX.ECLK          | DDR 7:1 input register using ECLK. Supports bypassed and dynamic data path delays, and optional bit and word alignment.                                      |
| RX DDRX4 MIPI     | GDDRX4_RX.MIPI          | DDR x4 input register using ECLK to MIPI interface.                                                                                                          |
| Transmit SDR      | GOREG_TX.SCLK           | SDR output register using SCLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control.                                     |
| TX DDRX1 Centered | GDDRX1_TX.SCLK.Centered | DDR x1 input register using SCLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control. Clock is centered to data window. |
| TX DDRX1 Aligned  | GDDRX1_TX.SCLK.Aligned  | DDR x1 output register using SCLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control. Data is edge-to-edge with clock. |
| TX DDRX2 Centered | GDDRX2_TX.ECLK.Centered | DDR x2 input register using ECLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control. Clock is centered to data window. |
| TX DDRX2 Aligned  | GDDRX2_TX.ECLK.Aligned  | DDR x2 output register using ECLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control. Data is edge-to-edge with clock. |
| TX DDRX4 Centered | GDDRX4_TX.ECLK.Centered | DDR x4 input register using ECLK. Supports bypassed, static, and dynamic data path delays, and optional tri-state control. Clock is centered to data window. |



| Mode              | Interface Name          | Description                                                                                                                                               |
|-------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| TX DDRX4 Aligned  | GDDRX4_TX.ECLK.Aligned  | DDR x4 output register using ECLK. Supports bypassed, static, and dynamic data path delays, including tri-state control. Data is edge-to-edge with clock. |
| TX DDRX5 Centered | GDDRX5_TX.ECLK.Centered | DDR x5 input register using ECLK. Supports bypassed, static, and dynamic data path delays, including tri-state control. Clock is centered to data window. |
| TX DDRX5 Aligned  | GDDRX5_TX.ECLK.Aligned  | DDR x5 output register using ECLK. Supports bypassed, static, and dynamic data path delays, including tri-state control. Data is edge-to-edge with clock. |
| TX DDR71          | GDDR71_TX.ECLK          | DDR 7:1 output register using ECLK. Supports bypassed and dynamic data path delays.                                                                       |
| TX DDRX4 MIPI     | GDDRX4_TX.MIPI          | DDR x4 output register using ECLK to MIPI interface.                                                                                                      |

The following describes the naming conventions used for each of the interfaces listed in Table 3.1:

- G Generic
- IREG SDR Input I/O Register
- OREG SDR Output I/O Register
- DDRX1 DDR 1x gearing I/O Register
- DDRX2 DDR 2x gearing I/O Register
- DDRX4 DDR 4x gearing I/O Register
- DDRX5 DDR 5x gearing I/O Register
- DDRX71 DDR 7:1 gearing I/O Register
- RX Receiver Interface
- \_TX Transmit Interface
- .ECLK Uses Edge Clock resource
- .SCLK Uses Primary Clock resource
- Centered Clock is centered to data when coming into device.

For more information regarding these interfaces, refer to the SDR IP User Guide, GDDR IP User Guide, the DDR 7:1 User Guide, and the MIPI D-PHY IP User Guide.

## 3.1. Generic SDR Receive Interfaces

The Lattice Semiconductor Single Data Rate Input/Output (SDR I/O) Module provides receive interfaces up to 250 Mbps and supports up to 256-bit data bus widths with single-ended or differential signaling. For more information regarding these interfaces, refer to the SDR IP User Guide.

#### 3.1.1. GIREG RX.SCLK Bypass Delay

This section describes the Generic SDR Receive interface with bypass delay. These interfaces can be used for speeds up to 250 MHz. This SDR interface uses SCLK and is made up of the following modules:

- The IFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
- The input clock can be optionally inverted (via the INV primitive) and is routed through the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

Figure 3.1 shows the bypass data delay option for the Generic SDR Receive interface. For more information regarding this interface, refer to the SDR IP User Guide.





Figure 3.1. GIREG\_RX.SCLK (Bypass Data Delay)

## 3.1.2. GIREG\_RX.SCLK Static Default/User-Defined Delay

This section describes the Generic SDR Receive interface with static default/user-defined delays. These

- interfaces can be used at speeds up to 250 MHz. This SDR interface uses SCLK and is made up of the following modules:
- The IFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
  The static delay primitive DELAYE is used to delay the incoming data to remove clock injection time. The type of
- delay required can be selected through the Module/IP Block Wizard.
- The DEL\_MODE attribute is used with the DELAYE primitive to indicate the interface type so that the correct delay value can be set in the delay element. SCLK\_ZEROHOLD is used for static default delay mode, and USER\_DEFINED is used for static user-defined delay mode.
- The input clock can be optionally inverted (via the INV primitive) and is routed through the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

Figure 3.2 shows the static default data delay option for this interface. For more information regarding this interface, refer to the SDR IP User Guide.



Figure 3.2. GIREG\_RX.SCLK (Static Default Data Delay)



21

## 3.1.3. GIREG RX.SCLK Dynamic Default/User-Defined Delay

This section describes the Generic SDR Receive interface with dynamic defaultuser-defined delays. These interfaces can be used for speeds up to 25 0MHz. This SDR interface uses SCLK and is made up of the following modules:

- The IFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
- The dynamic delay primitive DELAYD is used to control the delay on the data dynamically. DELAYD allows users to override the set input delay through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL MODE attribute is used with the DELAYD primitive to indicate the interface type so that the correct delay value can be set in the delay element. SCLK ZEROHOLD is used for dynamic default delay mode, and USER DEFINED is used for dynamic user-defined delay mode.
- The input clock can be optionally inverted (via the INV primitive) and is routed through the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

Figure 3.3 shows the dynamic default data delay option for this interface. For more information regarding this interface, refer to the SDR IP User Guide.



Figure 3.3. GIREG\_RX.SCLK (Dynamic Default Data Delay)

#### 3.2. Generic DDR Receive Interfaces

The Lattice Semiconductor Generic Double Data Rate Input/Output (GDDR I/O) Module provides receive interfaces up to 1,800 Mbps and supports up to 256-bit data bus widths with x1, x2, x4, and x5 gearing. The Lattice Semiconductor Generic Double Data Rate 7:1 Input/Output (GDDR 7:1 I/O) Module provides receive interfaces up to 1,050 Mbps and supports up to 16-bit data bus widths. For more information regarding these interfaces, refer to the GDDR IP User Guide and the DDR 7:1 User Guide.

#### 3.2.1. GDDRX1 RX.SCLK.Centered

FPGA-TN-02300-0.86

This section describes the Generic DDR 1x Centered Receive interface with bypass, static default/user-defined delays, and dynamic default/user-defined delays. These interfaces can be used for speeds up to 250 MHz. This DDR interface uses SCLK and is made up of the following modules:

- The IDDRX1A primitive is a register that is used to capture the data both at the positive (Q0) and negative (Q1) edges of the clock.
- The static delay primitive DELAYE is used in bypass and static default/user-defined delay modes to delay the incoming data to remove clock injection time. The type of delay required can be selected through the Module/IP Block Wizard.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



- The dynamic delay primitive DELAYD is used in dynamic default/user-defined delay modes. DELAYD allows users to override the set input delay on the data dynamically through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYE and DELAYD primitives to indicate the interface type so that the correct delay value can be set in the delay element. SCLK\_CENTERED is used for bypass and static default delay modes, and USER\_DEFINED is used for static user-defined and dynamic default/user-defined delay modes.
- The input clock must use a PCLK input so it can be routed directly to the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

Figure 3.4 shows the bypass and static default delay options for this interface. Figure 3.5 shows the dynamic default/user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.



Figure 3.4. GDDRX1\_RX.SCLK.Centered (Bypass and Static Default Data Delay)



Figure 3.5. GDDRX1\_RX.SCLK.Centered (Dynamic Default/User-Defined Data Delay)



## 3.2.2. GDDRX1 RX.SCLK.Aligned

This section describes the Generic DDR 1x Aligned Receive interface with bypass, static default/user-defined delays, and dynamic default/user-defined delays. These interfaces can be used for speeds up to 250 MHz. This DDR interface uses SCLK and is made up of the following modules:

- The IDDRX1A primitive is a register that is used to capture the data both at the positive (Q0) and negative (Q1) edges of
  the clock.
- The static delay primitive DELAYE is used in bypass and static default/user-defined delay modes to delay the incoming data to remove clock injection time. The type of delay required can be selected through the Module/IP Block Wizard.
- The dynamic delay primitive DELAYD is used in dynamic default/user-defined delay modes. DELAYD allows users to override the set input delay on the data dynamically through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYE and DELAYD primitives to indicate the interface type so that the correct delay value can be set in the delay element. SCLK\_ALIGNED is used for bypass and static default delay modes, and USER DEFINED is used for static user-defined and dynamic default/user-defined delay modes.
- The input clock must use a PCLK input so it can be routed directly to the DLLDELA and DLLDELA primitives to be phaseshifted and routed to primary (SCLK) tree. CFLAG output for DLLDELA is left unconnected for bypass and static default/user-defined delay modes with fixed clock delay.
- The DLLDELA input signals are controlled via an internal delay component that triggers DLLDELA initialization and delay counter. This internal delay component is controlled via the DEL\_INIT\_START output of RX\_SYNC and signals completion of the DLLDELA delay counter via the DEL\_INIT\_DONE input of RX\_SYNC. In dynamic default/user-defined delay modes, the DDRDLLA primitive provides the delay code to the DLLDELA inputs to adjust the delay dynamically. Note that the MOVE input on the DLLDELA primitive needs to meet a 6ns minimum pulse width requirement.
- The RX SYNC input reset is an active-high asynchronous reset.
- The receiver synchronization soft IP (RX\_SYNC) is required and automatically generated for aligned interfaces to ensure the DLLDELA primitive does not update until the DDRDLLA primitive is locked. STOP output for RX\_SYNC is left unconnected for all delay modes.

Figure 3.6 and Figure 3.7 show the bypass and static default delay modes for this interface. Figure 3.8 shows the dynamic default/user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.





Figure 3.6. GDDRX1\_RX.SCLK.Aligned (Bypass & Static Default Data Delay with Fixed Clock Delay)



Figure 3.7. GDDRX1\_RX.SCLK.Aligned (Bypass & Static Default Delay with Dynamic Clock Delay)





Figure 3.8. GDDRX1 RX.SCLK.Aligned (Dynamic Default Data Delay with Fixed/Dynamic Clock Delay)

## 3.2.3. GDDRX2 RX.ECLK.Centered/GDDRX4 RX.ECLK.Centered/GDDRX5 RX.ECLK.Centered

This section describes the Generic DDR 2x/4x/5x Centered Receive interface with bypass, static default/user-defined delays, and dynamic default/user-defined delays. The Generic 2x interfaces can be used for speeds up to 600 MHz and the Generic 4x/5x interfaces can be used for speeds up to 900 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The IDDRX2A/IDDRX4A/IDDRX5A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6/Q8) and negative (Q1/Q3/Q5/Q7/Q9) edges of the clock.
- The dynamic delay primitive DELAYF is used for all data delay modes. DELAYF allows users to override the set input
  delay on the data through the Module/IP Block Wizard. CFLAG output for DELAYF is left unconnected for bypass and
  static default/user-defined delay modes. Note that the MOVE input on the DELAYF primitive needs to meet a 6 ns
  minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay value can be set in the delay element. ECLK\_CENTERED is used for bypass, static default, and dynamic default delay modes, and USER\_DEFINED is used for static user-defined and dynamic user-defined delay modes.
- The input clock must use PCLK input so it can be routed directly through the ECLKSYNCA module to the ECLK tree. The SCLK output of the ECLKDIVA module is routed through the primary (SCLK) clock tree.
- The GDDR SYNC input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required and automatically generated for bypass and static modes to
  account for the skew between the SYNC input to ECLKSYNCA and the RST input to ECLKDIVA and
  IDDRX2A/IDDRX4A/IDDRX5A primitives.

Figure 3.9, Figure 3.10, and Figure 3.11 show the bypass and static default delay options for this interface. Figure 3.12, Figure 3.13, and Figure 3.14 show the dynamic default delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.





Figure 3.9. GDDRX2\_RX.ECLK.Centered (Bypass & Static Default Data Delay)



Figure 3.10. GDDRX4\_RX.ECLK.Centered (Bypass & Static Default Data Delay)





Figure 3.11. GDDRX5\_RX.ECLK.Centered (Bypass & Static Default Data Delay)



Figure 3.12. GDDRX2\_RX.ECLK.Centered (Dynamic Default Data Delay)





Figure 3.13. GDDRX4\_RX.ECLK.Centered (Dynamic Default Data Delay)





Figure 3.14. GDDRX5\_RX.ECLK.Centered (Dynamic Default Data Delay)

## 3.2.4. GDDRX2 RX.ECLK.Aligned/GDDRX4 RX.ECLK.Aligned/GDDRX5 RX.ECLK.Aligned

This section describes the Generic DDR 2x/4x/5x Aligned Receive interface with bypass, static default/user-defined, and dynamic default/user-defined delays. The Generic 2x interfaces can be used for speeds up to 600 MHz and the Generic 4x/5x interfaces can be used for speeds up to 900 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The IDDRX2A/IDDRX4A/IDDRX5A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6/Q8) and negative (Q1/Q3/Q5/Q7/Q9) edges of the clock.
- The dynamic delay primitive DELAYF is used in bypass and static default/user-defined delay modes. DELAYF allows users to override the set input delay on the data through the Module/IP Block Wizard. CFLAG output for DELAYF is left unconnected for bypass and static default/user-defined delay modes. Note that the MOVE input on the DELAYF primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay
  value can be set in the delay element. ECLK\_ALIGNED is used for bypass and static default delay modes, and
  USER\_DEFINED is used for static user-defined and dynamic default/user-defined delay modes.
- The input clock must use a PCLK input so it can be routed directly to the DLLDELA and DLLDELA primitives to be phase-shifted and then routed through the ECLKSYNCA and ECLKDIVA modules to the ECLK tree. The clock is divided by 2/4/5. The SCLK output of the ECLKDIVA module is routed through the primary (SCLK) clock tree. CFLAG output for DLLDELA is left unconnected for bypass and static default/user-defined delay modes.



- In bypass and static default/user-defined delay modes, the DLLDELA input signals are controlled via an internal delay component that triggers DLLDELA initialization and a delay counter. This internal delay component is controlled via the DEL\_INIT\_START output of RX\_SYNC and signals completion of the DLLDELA delay counter via the DEL\_INIT\_DONE input of RX\_SYNC. In dynamic default/user-defined delay modes, the DDRDLLA primitive provides the delay code to the DLLDELA inputs to adjust the delay dynamically. Note that the MOVE input on the DLLDELA primitive needs to meet a 6 ns minimum pulse width requirement.
- The RX SYNC input reset is an active-high asynchronous reset.
- The receiver synchronization soft IP (RX\_SYNC) is required and automatically generated for aligned interfaces to ensure the DLLDELA primitive does not update until the DDRDLLA primitive is locked.

Figure 3.15, Figure 3.16, and Figure 3.17 show the bypass and static default delay options for this interface. Figure 3.18, Figure 3.19, and Figure 3.20 show the dynamic default delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.



Figure 3.15. GDDRX2\_RX.ECLK.Aligned (Bypass & Static Default Data Delay)





Figure 3.16. GDDRX4\_RX.ECLK.Aligned (Bypass & Static Default Data Delay)



Figure 3.17. GDDRX5\_RX.ECLK.Aligned (Bypass & Static Default Data Delay)





Figure 3.18. GDDRX2\_RX.ECLK.Aligned (Dynamic Default Data Delay)



Figure 3.19. GDDRX4\_RX.ECLK.Aligned (Dynamic Default Data Delay)





Figure 3.20. GDDRX5\_RX.ECLK.Aligned (Dynamic Default Data Delay)

#### 3.2.5. GDDR71 RX.ECLK

This section describes the Generic DDR 7:1 Receive interface with bit word alignment and data delay control. The Generic DDR 7:1 interfaces can be used for speeds up to 150 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The IDDR71A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6) and negative (Q1/Q3/Q5) edges of the clock.
- The dynamic delay primitive DELAYF is used when data delay control is enabled. DELAYF allows users to override the set input delay on the data through the Module/IP Block Wizard. The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay value can be set in the delay element. USER\_DEFINED is used for Generic DDR 7:1 receive interfaces. Note that the MOVE input on the DELAYF primitive needs to meet a 6 ns minimum pulse width requirement.
- The input clock is routed through the ECLKSYNCA and ECLKDIVA modules to the ECLK tree. The clock is divided by 3.5
  and is center-aligned relative to the data. The SCLK output of the ECLKDIVA module is routed through the primary
  (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required and automatically generated to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and IDDR71A primitives.
- Bit and Word Alignment soft IP (BW\_ALIGN) can be optionally enabled to align the PLL generated edge clock to the center of the DDR clock and data window. A second IDDR71A primitive is used with the data port connected to the clock input to generate a 7-bit clock phase for bit and word alignment.

Figure 3.21 shows the default option for this interface (without BW align and data delay control). Figure 3.22 shows the BW Align option for this interface, and Figure 3.23 shows the BW Align and data delay control options for this interface. For more information regarding these interfaces, refer to the DDR 7:1 IP User Guide.





Figure 3.21. GDDR71\_RX.ECLK



Figure 3.22. GDDR71\_RX.ECLK (with Bit and Word Alignment)





Figure 3.23. GDDR71\_RX.ECLK (with Bit and Word Alignment & Data Delay)

## 3.3. Soft MIPI D-PHY Receive Interfaces

The Lattice Semiconductor Mobile Industry Processor Interface (MIPI) D-PHY Module provides receive interfaces up to 1,500 Mbps and supports bus widths up to 4. The MIPI D-PHY interface uses 8x gearing, supports speeds up to 750 MHz, and supports Camera Serial Interface 2 (CSI-2) and Display Serial Interface (DSI) protocols. For more information regarding these interfaces, refer to the MIPI D-PHY IP User Guide.

These MIPI D-PHY interfaces use ECLK and are made up of the following modules:

- The IDDRX4A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6) and negative (Q1/Q3/Q5/Q7) edges of the clock.
- The dynamic delay primitive DELAYF allows users to override the set input delay on the data through the Module/IP Block Wizard. The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay value can be set in the delay element. ECLK\_CENTERED is used for MIPI D-PHY receive interfaces.

© 2022-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



- The input clock (clk\_p\_io/clk\_n\_io) is routed through the ECLKSYNCA and ECLKDIVA modules to the ECLK tree and is
  centered relative to data. The ECLKSYNCA module provides clock alignment, and the ECLKDIVA module provides a
  divided down frequency clock to drive the IDDRX4A SCLK input signals.
- The GDDR\_SYNC input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and IDDRX4A primitives. The DDR\_RESET output for GDDR\_SYNC is left unconnected on MIPI D-PHY receive interfaces.
- The MIPIA hardware primitives are used to receive MIPI data and clock. The TP and TN ports provide tri-state control to switch LP ports, which can be bidirectional.

Figure 3.24 shows a block diagram of the MIPI D-PHY receive interface. For more information regarding this interface, refer to the MIPI D-PHY IP User Guide.



Figure 3.24. GDDRX4\_RX.MIPI



#### **Generic SDR Transmit Interfaces** 3.4.

The Lattice Semiconductor Single Data Rate Input/Output (SDR I/O) Module provides transmit interfaces up to 250 Mbps and supports up to 256-bit data bus widths with single-ended or differential signaling. For more information regarding these interfaces, refer to the SDR IP User Guide.

## 3.4.1. GIREG\_TX.SCLK Bypass Delay

This section describes the Generic SDR Transmit interface with bypass delay. These interfaces can be used for speeds up to 250 MHz. This SDR interface uses SCLK and is made up of the following modules:

- The OFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
- The input clock is routed through the ODDRX1A primitive to the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.
- Tri-state control can be optionally enabled on the output data and clock via the OBZ primitive.

Figure 3.25 shows the bypass data delay option for this interface. For more information regarding these interfaces, refer to the SDR IP User Guide.



Figure 3.25. GIREG\_TX.SCLK (Bypass Data Delay)

### 3.4.2. GIREG TX.SCLK Static User-Defined Delay

This section describes the Generic SDR Transmit interface with a static user-defined delay. These interfaces can be used for speeds up to 250 MHz. This SDR interface uses SCLK and is made up of the following modules:

- The OFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
- The static delay primitive DELAYE is used to delay the incoming data to remove clock injection time.
- The DEL MODE attribute is used with the DELAYE primitive to indicate the interface type so that the correct delay value can be set in the delay element. USER\_DEFINED is used for the static user-defined delay mode.
- The input clock is routed through the ODDRX1A primitive to the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

FPGA-TN-02300-0.86

Tri-state control can be optionally enabled on the output data and clock via the OBZ primitive.

Figure 3.26 shows the static user-defined data delay option for this interface. For more information regarding these interfaces, refer to the SDR IP User Guide.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 3.26. GIREG\_TX.SCLK (Static User-Defined Data Delay)

## 3.4.3. GIREG\_TX.SCLK Dynamic User-Defined Delay

This section describes the Generic SDR Transmit interface with a dynamic user-defined delay. These interfaces can be used for speeds up to 250 MHz. This SDR interface uses SCLK and is made up of the following modules:

- The OFD1P3DX primitive is a positive edge-triggered register that is used to capture the data.
- The dynamic delay primitive DELAYD is used to control the delay on the data dynamically. DELAYD allows users to override the set input delay through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYD primitive to indicate the interface type so that the correct delay value can be set in the delay element. USER\_DEFINED is used for the dynamic user-defined delay mode.
- The input clock is routed through the ODDRX1A primitive to the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.

FPGA-TN-02300-0.86

• Tri-state control can be optionally enabled on the output data and clock via the OBZ primitive.

Figure 3.27 shows the dynamic user-defined data delay option for this interface. For more information regarding these interfaces, refer to the SDR IP User Guide.



Figure 3.27. GIREG\_TX.SCLK (Dynamic User-Defined Data Delay)



## 3.5. Generic DDR Transmit Interfaces

The Lattice Semiconductor Generic Double Data Rate Input/Output (GDDR I/O) Module provides transmit interfaces up to 1,800 Mbps and supports up to 256-bit data bus widths with x1, x2, x4, and x5 gearing. The Lattice Semiconductor Generic Double Data Rate 7:1 Input/Output (GDDR 7:1 I/O) Module provides transmit interfaces up to 1,050 Mbps and supports up to 16-bit data bus widths. For more information regarding these interfaces, refer to the GDDR IP User Guide and the DDR 7:1 User Guide.

#### 3.5.1. GDDRX1 TX.SCLK.Centered

This section describes the Generic DDR 1x Centered Transmit interface with bypass and static/dynamic user-defined delays. These interfaces can be used for speeds up to 250 MHz. This DDR interface uses SCLK and is made up of the following modules:

- The ODDRX1A primitive is a register that is used to capture the data at the positive and negative edges of a clock.
- The static delay primitive DELAYE is used in static user-defined delay modes to delay the incoming data to remove clock injection time. The type of delay required can be selected through the Module/IP Block Wizard.
- The dynamic delay primitive DELAYD is used in dynamic user-defined delay modes. DELAYD allows users to override the
  set input delay on the data dynamically through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD
  primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYE and DELAYD primitives to indicate the interface type so that the correct delay value can be set in the delay element. USER\_DEFINED is used for static/dynamic user-defined delay modes.
- The input clock (clk\_i) is routed through the ODDRX1A primitive to the primary (SCLK) clock tree and is centered relative to data.
- The input reset is an active-high asynchronous reset.

Figure 3.28, Figure 3.29, and Figure 3.30 show the bypass and static/dynamic user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.



Figure 3.28. GDDRX1 TX.SCLK.Centered (Bypass Data Delay)





Figure 3.29. GDDRX1\_TX.SCLK.Centered (Static User-Defined Data Delay)



Figure 3.30. GDDRX1\_TX.SCLK.Centered (Dynamic User-Defined Data Delay)

## 3.5.2. GDDRX1\_TX.SCLK.Aligned

This section describes the Generic DDR 1x Aligned Transmit interface with bypass and static/dynamic user-defined delays. These interfaces can be used for speeds up to 250 MHz. This DDR interface uses SCLK and is made up of the following modules:

- The ODDRX1A primitive is a register that is used to capture the data at the positive and negative edges of a clock.
- The static delay primitive DELAYE is used in static user-defined delay modes to delay the incoming data to remove clock injection time. The type of delay required can be selected through the Module/IP Block Wizard.

© 2022-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



- The dynamic delay primitive DELAYD is used in dynamic user-defined delay modes. DELAYD allows users to override the set input delay on the data dynamically through the Module/IP Block Wizard. Note that the MOVE input on the DELAYD primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL MODE attribute is used with the DELAYE and DELAYD primitives to indicate the interface type so that the correct delay value can be set in the delay element. USER DEFINED is used for static/dynamic user-defined delay modes.
- The input clock (clk\_i) is routed through the ODDRX1A primitive to the primary (SCLK) clock tree and is edge-aligned relative to data.
- The input reset is an active-high asynchronous reset.

FPGA-TN-02300-0.86

Figure 3.31, Figure 3.32, and Figure 3.33 show the bypass and static/dynamic user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.



Figure 3.31. GDDRX1\_TX.SCLK.Aligned (Bypass Data Delay)



Figure 3.32. GDDRX1\_TX.SCLK.Aligned (Static User-Defined Data Delay)

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 3.33. GDDRX1\_TX.SCLK.Aligned (Dynamic User-Defined Data Delay)

## 3.5.3. GDDRX2\_TX.ECLK.Centered/GDDRX4\_TX.ECLK.Centered/GDDRX5\_TX.ECLK.Centered

This section describes the Generic DDR 2x/4x/5x Centered Transmit interface with bypass and static/dynamic user-defined delays. The Generic 2x interfaces can be used for speeds up to 600 MHz and the Generic 4x/5x interfaces can be used for speeds up to 900 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The ODDRX2A/ODDRX4A/ODDRX5A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6/Q8) and negative (Q1/Q3/Q5/Q7/Q9) edges of the clock.
- The dynamic delay primitive DELAYF is used in static/dynamic user-defined delay modes. DELAYF allows users to override the set input delay on the data through the Module/IP Block Wizard. The CFLAG output for DELAYF is left unconnected for the static user-defined delay mode. Note that the MOVE input on the DELAYF primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay value can be set in the delay element. USER DEFINED is used for static/dynamic user-defined delay modes.
- The input clock (eclk\_i) is routed through the ECLKSYNCA module to the ECLK tree and is centered relative to the data. The SCLK output of the ECLKDIVA module is routed through the primary (SCLK) clock tree. Optionally, PLL instantiation can be enabled to generate ECLKIN input for ECLKSYNCA.
- The GDDR\_SYNC input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required for bypass and static modes to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and ODDRX2A/ODDRX5A primitives.
- Tri-state control can be optionally enabled on the output data and clock via the OBZ primitive in dynamic user-defined delay modes.

Figure 3.34, Figure 3.35, and Figure 3.36 show the bypass delay options for this interface. Figure 3.37, Figure 3.38, and Figure 3.39 show the static user-defined delay options for this interface. Figure 3.40, Figure 3.41, and Figure 3.42 show the dynamic user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.





Figure 3.34. GDDRX2\_TX.ECLK.Centered (Bypass Data Delay)



Figure 3.35. GDDRX4\_TX.ECLK.Centered (Bypass Data Delay)

© 2022-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.36. GDDRX5\_TX.ECLK.Centered (Bypass Data Delay)



Figure 3.37. GDDRX2\_TX.ECLK.Centered (Static User-Defined Data Delay)





Figure 3.38. GDDRX4\_TX.ECLK.Centered (Static User-Defined Data Delay)



Figure 3.39. GDDRX5\_TX.ECLK.Centered (Static User-Defined Data Delay)





Figure 3.40. GDDRX2\_TX.ECLK.Centered (Dynamic User-Defined Data Delay)



Figure 3.41. GDDRX4\_TX.ECLK.Centered (Dynamic User-Defined Data Delay)





Figure 3.42. GDDRX5\_TX.ECLK.Centered (Dynamic User-Defined Data Delay)

## 3.5.4. GDDRX2 TX.ECLK.Aligned/GDDRX4 TX.ECLK.Aligned/GDDRX5 TX.ECLK.Aligned

This section describes the Generic DDR 2x/4x/5x Aligned Transmit interface with bypass and static/dynamic user-defined delays. The Generic 2x interfaces can be used for speeds up to 600 MHz and the Generic 4x/5x interfaces can be used for speeds up to 900 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The ODDRX2A/ODDRX4A/ODDRX5A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6/Q8) and negative (Q1/Q3/Q5/Q7/Q9) edges of the clock.
- The dynamic delay primitive DELAYF is used in static/dynamic user-defined delay modes. DELAYF allows users to override the set input delay on the data through the Module/IP Block Wizard. The CFLAG output for DELAYF is left unconnected for the static user-defined delay mode. Note that the MOVE input on the DELAYF primitive needs to meet a 6 ns minimum pulse width requirement.
- The DEL\_MODE attribute is used with the DELAYF primitive to indicate the interface type so that the correct delay value can be set in the delay element. USER\_DEFINED is used for static/dynamic user-defined delay modes.
- The input clock (clk\_i) is routed through the ECLKSYNCA module to the ECLK tree and is edge-aligned relative to the data. The SCLK output of the ECLKDIVA module is routed through the primary (SCLK) clock tree. Optionally, PLL instantiation can be enabled to generate ECLKIN input for ECLKSYNCA.
- The GDDR SYNC input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required for bypass and static modes to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and ODDRX2A/ODDRX5A primitives.
- Tri-state control can be optionally enabled on the output data and clock via the OBZ primitive in bypass and static userdefined delay modes.

© 2022-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



Figure 3.43, Figure 3.44, and Figure 3.45 show the bypass delay options for this interface. Figure 3.46, Figure 3.47, and Figure 3.48 show the static user-defined delay options for this interface. Figure 3.49, Figure 3.50, and Figure 3.51 show the dynamic user-defined delay options for this interface. For more information regarding these interfaces, refer to the GDDR IP User Guide.



Figure 3.43. GDDRX2\_TX.ECLK.Aligned (Bypass Data Delay)



Figure 3.44. GDDRX4\_TX.ECLK.Aligned (Bypass Data Delay)





Figure 3.45. GDDRX5\_TX.ECLK.Aligned (Bypass Data Delay)



Figure 3.46. GDDRX2\_TX.ECLK.Aligned (Static User-Defined Data Delay)





Figure 3.47. GDDRX4\_TX.ECLK.Aligned (Static User-Defined Data Delay)



Figure 3.48. GDDRX5\_TX.ECLK.Aligned (Static User-Defined Data Delay)





Figure 3.49. GDDRX2\_TX.ECLK.Aligned (Dynamic User-Defined Data Delay)



Figure 3.50. GDDRX4\_TX.ECLK.Aligned (Dynamic User-Defined Data Delay)





Figure 3.51. GDDRX5\_TX.ECLK.Aligned (Dynamic User-Defined Data Delay)

## 3.5.5. GDDR71 TX.ECLK

This section describes the Generic DDR 7:1 Transmit interface. The Generic DDR 7:1 interfaces can be used for speeds up to 150 MHz. These DDR interfaces use ECLK and are made up of the following modules:

- The ODDR71A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6) and negative (Q1/Q3/Q5) edges of the clock.
- The input clock (eclk\_i) is routed through the ECLKSYNCA and ECLKDIVA modules to the ECLK tree. The clock is divided by 3.5 and is center-aligned relative to the data. The SCLK output of the ECLKDIVA module is routed through the primary (SCLK) clock tree.
- The input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and ODDR71A primitives.

Figure 3.52. GDDR71\_TX.ECLKshows the Generic DDR 7:1 transmit interface. For more information regarding these interfaces, refer to the DDR 7:1 IP User Guide.





Figure 3.52. GDDR71\_TX.ECLK

## 3.6. Soft MIPI D-PHY Transmit Interfaces

The Lattice Semiconductor Mobile Industry Processor Interface (MIPI) D-PHY Module provides transmit interfaces up to 1,500 Mbps and supports bus widths up to 4. The MIPI D-PHY interface uses 8x gearing, supports speeds up to 750 MHz, and supports Camera Serial Interface 2 (CSI-2) and Display Serial Interface (DSI) protocols. For more information regarding these interfaces, refer to the MIPI D-PHY IP User Guide.

These MIPI D-PHY interfaces use ECLK and are made up of the following modules:

- The ODDRX4A primitives are registers that are used to capture data both at the positive (Q0/Q2/Q4/Q6) and negative (Q1/Q3/Q5/Q7) edges of the clock.
- The input clock (pll\_clkop\_i) is routed through the ECLKSYNCA and ECLKDIVA modules to the ECLK tree and is centered
  relative to data. The ECLKSYNCA module provides clock alignment, and the ECLKDIVA module provides a divided down
  frequency clock to drive the ODDRX4A SCLK input signals.
- The GDDR SYNC input reset is an active-high asynchronous reset.
- The synchronization soft IP (GDDR\_SYNC) is required to account for the skew between the sync input to ECLKSYNCA and the reset input to ECLKDIVA and ODDRX4A primitives.
- The MIPIA hardware primitives are used to receive MIPI data and clock. The TP and TN ports provide tri-state control to switch LP ports, which can be bidirectional.

Figure 3.53 shows a block diagram of the MIPI D-PHY transmit interface. For more information regarding this interface, refer to the MIPI D-PHY IP User Guide.





Figure 3.53. GDDRX4\_TX.MIPI

## 3.7. Design Rules and Guidelines

This section describes the various design guidelines used for building generic high-speed DDR interfaces in Avant devices. In addition to these guidelines, it is also required to follow the interface rules described for each type of interface. Refer to the Generic High-Speed I/O Interfaces section of this technical note to find the interface you are building.



## 3.7.1. Pin and Resource Planning

The I/O Banks that support each of the Generic High-Speed I/O Interfaces depend on the following factors:

- Type of interface
- Selected I/O standard

The following table summarizes the bank support for each type of interface, where Top refers to WRIO banks and Bottom refers to HPIO banks. Depending on the selected I/O standard, the banks that can support an interface may vary. Refer to the Lattice Avant Platform Overview Data Sheet for details on which I/O standards are supported by WRIO and HPIO banks.

Table 3.2. Generic High-Speed I/O Interface Bank Support

| Mode              | Interface Name          | Supported Banks |
|-------------------|-------------------------|-----------------|
| Receive SDR       | GIREG_RX.SCLK           | Top & Bottom    |
| RX DDRX1 Centered | GDDRX1_RX.SCLK.Centered | Top & Bottom    |
| RX DDRX1 Aligned  | GDDRX1_RX.SCLK.Aligned  | Top & Bottom    |
| RX DDRX2 Centered | GDDRX2_RX.ECLK.Centered | Bottom Only     |
| RX DDRX2 Aligned  | GDDRX2_RX.ECLK.Aligned  | Bottom Only     |
| RX DDRX4 Centered | GDDRX4_RX.ECLK.Centered | Bottom Only     |
| RX DDRX4 Aligned  | GDDRX4_RX.ECLK.Aligned  | Bottom Only     |
| RX DDRX5 Centered | GDDRX5_RX.ECLK.Centered | Bottom Only     |
| RX DDRX5 Aligned  | GDDRX5_RX.ECLK.Aligned  | Bottom Only     |
| RX DDR71          | GDDR71_RX.ECLK          | Bottom Only     |
| RX DDRX4 MIPI     | GDDRX4_RX.MIPI          | Bottom Only     |
| Transmit SDR      | GOREG_TX.SCLK           | Top & Bottom    |
| TX DDRX1 Centered | GDDRX1_TX.SCLK.Centered | Top & Bottom    |
| TX DDRX1 Aligned  | GDDRX1_TX.SCLK.Aligned  | Top & Bottom    |
| TX DDRX2 Centered | GDDRX2_TX.ECLK.Centered | Bottom Only     |
| TX DDRX2 Aligned  | GDDRX2_TX.ECLK.Aligned  | Bottom Only     |
| TX DDRX4 Centered | GDDRX4_TX.ECLK.Centered | Bottom Only     |
| TX DDRX4 Aligned  | GDDRX4_TX.ECLK.Aligned  | Bottom Only     |
| TX DDRX5 Centered | GDDRX5_TX.ECLK.Centered | Bottom Only     |
| TX DDRX5 Aligned  | GDDRX5_TX.ECLK.Aligned  | Bottom Only     |
| TX DDR71          | GDDR71_TX.ECLK          | Bottom Only     |
| TX DDRX4 MIPI     | GDDRX4_TX.MIPI          | Bottom Only     |

## 3.7.2. Clocking

- Only the Primary Clock (PCLK) resources are used when implementing x1 receive or transmit interfaces.
- The Edge Clock (ECLK) and Primary Clock resources are used when implementing 2×, 4×, or 5× receive or transmit interfaces
- Each ECLK can only span up to one side of the device, hence, all the data bits in the ×2 interface must be locked to one side of the device.
- The Edge Clock to DDR registers can be accessed through dedicated PCLK pins, GPLL outputs, and DDRDLL outputs.
- The Primary Clock to DDR registers can be accessed through dedicated PCLK pins, GPLL outputs, and CLKDIV outputs.
- None of the clocks going to the DDR registers can come from internal general routing.

Refer to the Avant System Clock PLL Design User Guide for more information regarding the PCLK and ECLK resources.



#### 3.7.3. Receiver Interfaces

- A differential DDR interface can be implemented on the bottom side of the device.
- Each HPIO bank on the bottom side of the device has four Edge Clocks that can be used to generate either a center or aligned interface. This means you can implement four different GDDRX2 RX interfaces per Bank since each 2×, 4×, or 5× gearing would require an ECLKDIVA module to generate a slower SCLK.
- There is one DDRDLL per HPIO bank on the bottom side of the device.
- There are four DLLDELs per HPIO bank, and each one is associated with an ECLK. The delay code from DDRDLL is applied to all of the DLLDEL modules within each HPIO bank.
- The Receive clock input should be placed on a dedicated PCLK input pin. The PCLK pin has direct access to the Edge Clock tree for a centered interface, and it also has a direct connection to the DLLDEL when implementing an aligned interface
- When implementing the IDDRX71 interface, the complementary PAD is not available for other functions since the IDDRX71 uses the I/O registers of the complementary PAD as well.
- It is recommended that clock inputs be located on the same side as data pins.
- The top left and right sides of the device do not have Edge Clocks. Hence, these can only be used to receive lower-speed interfaces (<250 MHz) that use 1× gearing. These can be used for single-ended interfaces only.
- Interfaces using the ×1 gearing use the primary clock resource. You can use as many interfaces as the number of primary clocks supported by the device.
- In addition to the dedicated PCLK pins, Avant devices have GR\_PCLK pins. These pins use the shortest general route path to get to the primary clock tree. These pins are not recommended for use with DDR interfaces. They can be used for SDR or other generic FPGA designs.

#### 3.7.4. Transmitter Interfaces

- Use PADA and PADB for all TX using true LVDS interfaces.
- When implementing Transmit Centered interface, two ECLKs are required. One to generate the Data Output and the
  other to generate the CLK Output.
- When implementing Transmit Aligned interface, only one ECLK is required for both Data output and Clock output.
- Each bank on the bottom side of the device has four ECLKDIVA modules, which means that you can implement up to four different GDDRX2 TX interfaces per bank since each 2×, 4×, or 5× gearing would require an ECLKDIVA module to generate a slower SCLK.
- The top left and right sides of the device do not have Edge Clocks. Hence, it can only be used to receive lower-speed interfaces (<250 MHz) that use 1X gearing. It can be used for single-ended interfaces only.
- Interfaces using the ×1 gearing use the primary clock resource. You can use as many interfaces as the number of primary clocks supported by the device.



# 4. External Memory Interfaces

The Avant device contains a hardened DDRPHY, which enables DDR3L, DDR4, DDR5, and LPDDR4 external memory interface support.

#### 4.1. Overview

Avant offers two possible solutions when interfacing with external SDRAM:

- DDRPHY IP
- Memory Controller IP

## 4.1.1. DDRPHY IP (PHY-Only Interface)

The DDRPHY IP is an implementation of the DDR PHY Interface (DFI) v4.0 specification that provides the following:

- Physical interface between Memory Controller and external SDRAM
- Supports DDR3L, DDR4, DDR5, and LPDDR4 memory standards.
- Supports the APB interface for register configuration.

For more information regarding the APB protocol and the DDRPHY IP, refer to the AMBA APB Protocol Specification and the Avant DDR Memory PHY Module IP User Guide.

## 4.1.2. Memory Controller IP

The Memory Controller IP is an integrated IP that consists of a Memory Controller and DDRPHY and provides the following:

- Supports DDR3L, DDR4, DDR5, and LPDDR4 memory standards.
- Supports the AXI4 interface for data access.
- Supports the APB interface for register configuration.

For more information regarding the AXI4 and APB protocols, refer to the AMBA AXI Protocol Specification and the AMBA APB Protocol Specification. For additional information regarding the Memory Controller IP, refer to the Memory Controller IP Core for Avant Devices IP Core User Guide for more details.

## 4.2. Design Rules and Guidelines

#### 4.2.1. Pin and Resource Planning

The Avant device contains dedicated I/O functions for supporting DDR memory interfaces. External memory interfaces are supported in the DDRPHY, where each DDRPHY is composed of three High Performance I/O (HPIO) banks. These banks are labeled as HIGHSPEED in the device pinout tables. Since Avant leverages a hardened PHY, the external memory interface pinouts (DQ, DM, and DQS) are in fixed locations, specified under DDRPHY in the device pinout tables. Dedicated clock routing within HPIO banks is represented as PLL or PCLK, and dedicated reference voltage pins are represented as VREF, in the device pinout tables. Refer to the Hardened DDR Physical Layer (DDRPHY) section of this User Guide and the pinout files located on the Avant-E/G/X web pages on www.latticesemi.com for more information.

The following pinout rules must be followed to properly use the dedicated I/O functions:

- All associated pins for a single external memory interface (DQ, DM, and DQS) must reside within the same DDRPHY
  located at the bottom of the Avant device.
  - Example: For a 64-bit LPDDR4 interface, all DQ, DM, and DQS pins will be placed in either DDRPHY0, DDRPHY1, or DDRPHY2. The signals cannot be split or rearranged.
- A DQS# pad is auto-placed when a differential I/O type is selected and should not be manually assigned (SSTL135D in DDR3L, POD12D in DDR4, POD11D in DDR5, and LVSTL11D in LPDDR4).



- The input reference clock to the PLL must be differential and assigned to use dedicated clock routing (PLL or PCLK). It is strongly recommended to place the input reference clock on the pin closest to the dedicated PLL within each DDRPHY (labeled as PLL under DDRPHY in device pinout tables). This will ensure better performance by minimizing jitter/routing.
- At least one VREF pin per HPIO bank where the DQ, DMI, and DQS pads are located must be available and used as a reference voltage input.
- Unused pins within a DDRPHY can be used as general-purpose I/O if the following restrictions are observed:
  - For the banks that do not contain any external memory interface signals, the available pins can be used as GPIO. Refer to Figure 4.1 for more details, where each lane marked in green is available as a GPIO.
  - For banks that contain external memory interface signals. Any remaining pins cannot be used as GPIO. Refer to Figure 4.1 for more details, where each lane marked in red is not available as GPIO.

Lattice Avant FPGAs can support up to a x72 DIMM (including ECC), which would occupy an entire DDRPHY or 3 HPIO banks. Unused I/Os can be configured as GPIO if the voltage matches that of the SDRAM standard. Pin mapping for the DQ/DQS and CA lanes is shown in Figure 4.1, along with the pin assignments for a x72 DIMM in Table 4.1.



FPGA-TN-02300-0.86

Green colored lanes can support GPIO Red colored lanes cannot support GPIO

Figure 4.1. Avant Memory Interface Mapping Diagram

Table 4.1. x72 DIMM Pin Assignment

| Lane            | Bank     | Group#(L→R) | IO Port           |
|-----------------|----------|-------------|-------------------|
| DQ / DQS Lane 0 | Bank# 4  | Group# 2    | DQ[7:0]           |
|                 | Bank# 7  |             | DQS[0] / DQS_n[0] |
|                 | Bank# 10 |             | DM[0]             |
| DQ / DQS Lane 1 | Bank# 4  | Group# 3    | DQ[15:8]          |
|                 | Bank# 7  |             | DQS[0] / DQS_n[1] |
|                 | Bank# 10 |             | DM[1]             |
| DQ / DQS Lane 2 | Bank# 5  | Group# 1    | DQ[23:16]         |
|                 | Bank# 8  |             | DQS[0] / DQS_n[2] |
|                 | Bank# 11 |             | DM[2]             |
| DQ / DQS Lane 3 | Bank# 5  | Group# 2    | DQ[31:24]         |
|                 | Bank# 8  |             | DQS[0] / DQS_n[3] |
|                 | Bank# 11 |             | DM[3]             |
| DQ / DQS Lane 4 | Bank# 5  | Group# 0    | DQ[39:32]         |
|                 | Bank# 8  |             | DQS[0] / DQS_n[4] |
|                 | Bank# 11 |             | DM[4]             |
| DQ / DQS Lane 5 | Bank# 3  | Group# 0    | DQ[47:40]         |
|                 | Bank# 6  |             | DQS[0] / DQS_n[5] |
|                 | Bank# 9  |             | DM[5]             |

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



| Lane            | Bank     | Group#(L→R) | IO Port           |
|-----------------|----------|-------------|-------------------|
| DQ / DQS Lane 6 | Bank# 3  | Group# 1    | DQ[55:48]         |
|                 | Bank# 6  |             | DQS[0] / DQS_n[6] |
|                 | Bank# 9  |             | DM[6]             |
| DQ / DQS Lane 7 | Bank# 3  | Group# 2    | DQ[63:56]         |
|                 | Bank# 6  |             | DQS[0] / DQS_n[7] |
|                 | Bank# 9  |             | DM[7]             |
| DQ / DQS Lane 8 | Bank# 3  | Group# 3    | DQ[71:64]         |
|                 | Bank# 6  |             | DQS[0] / DQS_n[8] |
|                 | Bank# 9  |             | DM[8]             |
| CA Lane 0       | Bank# 4  | Group# 0    | A[9:0]            |
|                 | Bank# 7  |             | CLK_p / CLK_n     |
|                 | Bank# 10 |             |                   |
| CA Lane 1       | Bank# 4  | Group# 1    | BA[2:0]           |
|                 | Bank# 7  |             | CS_n[1:0]         |
|                 | Bank# 10 |             | RAS_n             |
|                 |          |             | CAS_n             |
|                 |          |             | WE_n              |
|                 |          |             | RST_n             |
|                 |          |             | CKE               |
| CA Lane 2       | Bank# 5  | Group# 3    | A[16:11]          |
|                 | Bank# 8  |             | CAL               |
|                 | Bank# 11 |             | ODT_n[1:0]        |

## 4.2.2. DDR3L Input Reference Clock

To drive the reference clock for DDR3L, an LVDS oscillator can be directly connected to the FPGA's clock pins using internal termination. It is recommended to add a 100-ohm Do-Not-Install (DNI) resistor at the FPGA pins to allow the option for external termination, as shown in the following figure.



Figure 4.2. DDR3L Input Reference Clock Circuit



## 4.2.3. DDR3L Board Design Guidelines

#### 4.2.3.1. External Resistance for PVT Calibration

When using HPIO banks, an external reference resistor is needed for PVT calibration.

• DDR3L interfaces require a 240  $\Omega$  ±1% tied to GND for PVT calibration.

Avant devices can contain up to three DDRPHY's, where each DDRPHY consists of three HPIO banks. There are two methods of providing this external resistance:

- Each HPIO bank uses its own resistors.
- Each DDRPHY can have the middle HPIO bank (4, 7, 10) use its resistor to drive all 3 banks used by the DDRPHY interface.



Figure 4.3. External Reference Resistor for SSTL (DDR3L)

#### 4.2.3.2. Termination for DQ, DQS, and DM

- Memory side termination on DQ, DQS, and DM is dynamically controlled by the DDR3L SDRAM ODT function (no external termination components are needed).
- The Avant device has internal termination on DQ and DQS, which is dynamically controlled by the FPGA's ODT function (no external termination components are needed).
- Use the TERMINATION preference for DQ and DQS pads to enable the internal parallel termination to  $V_{CCIO}/2$ . The TERMINATION preference has options: OFF, 40  $\Omega$ , 50  $\Omega$ , and 60  $\Omega$  options.

#### 4.2.3.3. Termination for CK

Differential DDR memory clocks require differential termination. Use SSTL135D to drive the clock signals for DDR3L memory.  $100~\Omega$  differential termination on the memory side can be achieved using one of the following methods:

- Place a 100  $\Omega$  resistor between the positive and negative clock signals.
- Connect one end of an Rtt resistor to the positive pin and one end of another Rtt to the negative pin of a CK pair. Then connect the other ends of the two Rtt resistors and return to VDD or GND through Ctt capacitance.
- The JEDEC CK termination scheme defined in the DIMM specifications uses 36  $\Omega$  for Rtt, with 0.1  $\mu$ F Ctt returning to VDD. For non-DIMM applications, 50  $\Omega$  Rtt with 0.1  $\mu$ F Ctt can be used.





Figure 4.4. 100  $\Omega$  Memory Differential Termination for DDR3L

Note: The use of series termination resistors on the FPGA side is not recommended. When fly-by wiring is used in DDR3L, the CK termination resistor should be located after the last DDR3L SDRAM device.

#### 4.2.3.4. Termination for Address, Command, and Control

- Parallel termination to VTT on address, command, and control lines is typically required at the DDR3L memory.
- Place a 50  $\Omega$  parallel-to-VTT resistor or a best-known resistance obtained from your SI simulation on each address, command, and control line on the memory side.
- Series termination resistors close to the FPGA can optionally be added to the address, command, and control signals to suppress overshoot/undershoot and to help decrease the overall SSO noise. 22  $\Omega$  or 15  $\Omega$  resistors are recommended.
- When fly-by wiring is used in DDR3L, the address, command, and control termination resistors should be located after the last DDR3L SDRAM device.

## 4.2.3.5. Termination for DIMM

The DDR3L DIMMs incorporate internal termination following the requirements defined by the JEDEC DIMM specification. For this reason, the user termination requirement for the DDR3L DIMM is different from that for DDR3L SDRAM devices:

Memory side differential termination on CK is built into the DIMM memory module (no external termination components are needed).

#### 4.2.4. DDR4 and LPDDR4 Input Reference Clock

The reference oscillator voltage cannot exceed the V<sub>CCIO</sub> voltage of 1.2 V/1.1 V for DDR4/LPDDR4. To drive the reference clock for DDR4/LPDDR4, a DC-coupled HCSL oscillator or an AC-coupled LVDS oscillator with DC bias is recommended.

#### 4.2.4.1. HCSL Oscillator

FPGA-TN-02300-0.86

A HCSL oscillator can use DC coupling as HCSL has a maximum voltage of 0.8V, which is less than the DDR4/LPDDR4 bank's V<sub>CCIO</sub> voltage of 1.2 V/1.1 V. Use of a HCSL oscillator requires 50  $\Omega$  termination resistors to ground.



Figure 4.5. DDR4/LPDDR4 HCSL Reference Clock Circuit

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



#### 4.2.4.2. LVDS Oscillator

A LVDS oscillator must use AC coupling as LVDS has a maximum voltage of 1.45 V, which is greater than the DDR4/LPDDR4 bank's  $V_{CCIO}$  voltage of 1.2 V/1.1 V. AC coupling requires an external DC bias termination circuit close to the FPGA's clock pins.

- AC coupling from the LVDS oscillator is provided by two 100 nF capacitors.
- 100-ohm differential termination is provided by two 50  $\Omega$  resistors, which should be placed very close to the FPGA clock input pins. Using 0201-size resistors is recommended to allow placement beneath the FPGA (opposite side of the PCB) very close to the clock input pins.
- DC bias is provided by two 2.0 k $\Omega$  resistors and a 100 nF capacitor. 0201-size resistors are recommended to allow close placement of the FPGA.

**Note**: Alternatively, the LVDS clock can be connected to a separate high-speed bank (not used for DDR4/LPDDR4) with a V<sub>CCIO</sub> of 1.8 V, eliminating the need for AC coupling and DC bias.



Figure 4.6. DDR4/LPDDR4 LVDS Reference Clock Circuit

To support the use of HCSL or LVDS oscillators with a single PCB footprint, refer to Figure 4.6 for LVDS. For HCSL, populate 0  $\Omega$  resistors in place of AC-coupling capacitors and do not install DC bias components (2.0 k $\Omega$  resistors and 100 nF capacitors).

#### 4.2.5. DDR4 and LPDDR4 Board Design Guidelines

#### 4.2.5.1. External Resistance for PVT Calibration

When using HPIO banks, an external reference resistor is needed for PVT calibration:

- For DDR4 interfaces, a 240  $\Omega$  ±1% tied to GND is required for PVT calibration.
- For LPDDR4 interfaces using LVSTL\_I (VCCIO/3), a 240 Ω ±1% tied to V<sub>CCIO</sub> is required for PVT calibration.
- For LPDDR4 interfaces using LVSTL\_II (VCCIO/2.5), a 180 Ω ±1% tied to V<sub>CCIO</sub> is required for PVT calibration.

Avant devices can contain up to three DDRPHY's, where each DDRPHY consists of three HPIO banks. There are two methods of providing this external resistance:

- Each HPIO bank uses its own resistors.
- Each DDRPHY can have the middle HPIO bank (4, 7, 10) use its resistor to drive all three banks used by the DDRPHY interface.





Figure 4.7. External Reference Resistor for POD (DDR4)



Figure 4.8. External Reference Resistor for LVSTL\_I/LVSTL\_II (LPDDR4)

#### 4.2.5.2. Termination for DQ, DQS, and DM

- Memory side termination on DQ, DQS, and DM is dynamically controlled by the DDR4/LPDDR4 SDRAM ODT function (no external termination components are needed).
- The Avant device has internal termination on DQ and DQS, which is dynamically controlled by the FPGA's ODT function (no external termination components are needed).
- Use the TERMINATION preference for DQ and DQS pads to enable the internal parallel termination to GND. The TERMINATION preference has options: OFF, 34  $\Omega$ , 40  $\Omega$ , 48  $\Omega$ , 60  $\Omega$ , 80  $\Omega$ , 120  $\Omega$ , and 240  $\Omega$ .

#### 4.2.5.3. Termination for CK

No termination is required for the DDR4/LPDDR4 CK since it uses point-to-point connections and has ODT termination built into the memory.

#### 4.2.5.4. Termination for Address, Command, and Control

No termination is required on the DDR4/LPDDR4 CA bus and control lines since it uses point-to-point connections and has ODT termination built into the memory.



# 5. User Primitives and Attributes

This section describes the user primitives for I/O logic that can be used to implement all SDR/DDR interfaces, MIPI interfaces, and external memory interfaces (DDR3L/DDR4/DDR5/LPDDR4).

**Table 5.1. Software Primitives** 

| Туре                  | Primitive | Description                                                        |
|-----------------------|-----------|--------------------------------------------------------------------|
| DDR Delay-Locked Loop | DDRDLLA   | Dedicated Delay Lock Loop for DDR                                  |
| DLL Delay             | DLLDELA   | Delay for DDRDLL in Generic DDR RX modes                           |
|                       | DELAYD    | Dynamic Input/Output Delay Element for SCLK Interface              |
| Delay                 | DELAYE    | Static Input/Output Delay Element for SCLK Interface               |
| Delay                 | DELAYF    | Dynamic Input/Output Delay Element for ECLK Interface              |
| 1                     | IMONDELAY | Dynamic Input Delay with Edge Monitoring (IMON) for ECLK Interface |
|                       | IFD1P3DX  | Input D Flip-Flop for SDR RX modes                                 |
|                       | IDDRX1A   | Generic ×1 IDDR                                                    |
| CDD/DDD Innut         | IDDRX2A   | Generic ×2 IDDR                                                    |
| SDR/DDR Input         | IDDRX4A   | Generic ×4 IDDR                                                    |
|                       | IDDRX5A   | Generic ×5 IDDR                                                    |
|                       | IDDR71A   | 7:1 LVDS IDDR                                                      |
|                       | OFD1P3DX  | Output D Flip-Flop for SDR TX modes                                |
| DDD Data Catavit      | ODDRX1A   | Generic ×1 ODDR                                                    |
|                       | ODDRX2A   | Generic ×2 ODDR                                                    |
| DDR Data Output       | ODDRX4A   | Generic ×4 ODDR                                                    |
|                       | ODDRX5A   | Generic X5 ODDR                                                    |
|                       | ODDR71A   | 7:1 LVDS ODDR                                                      |
| MIPI                  | MIPIA     | Soft version of bidirectional MIPI                                 |
|                       | DDRPHY16D | 16-bit wide DDR3L/DDR4 Interface                                   |
|                       | DDRPHY32D | 32-bit wide DDR3L/DDR4 Interface                                   |
| DDR3L/DDR4            | DDRPHY40D | 40-bit wide DDR3L/DDR4 Interface                                   |
|                       | DDRPHY64D | 64-bit wide DDR3L/DDR4 Interface                                   |
|                       | DDRPHY72D | 72-bit wide DDR3L/DDR4 Interface                                   |
|                       | DDRPHY16C | 16-bit wide DDR5 Interface                                         |
| DDR5                  | DDRPHY32C | 32-bit wide DDR5 Interface                                         |
|                       | DDRPHY40C | 40-bit wide DDR5 Interface                                         |
|                       | DDRPHY16E | 16-bit wide LPDDR4 Interface                                       |
| LPDDR4                | DDRPHY32E | 32-bit wide LPDDR4 Interface                                       |
|                       | DDRPHY64E | 64-bit wide LPDDR4 Interface                                       |



## 5.1. DDRDLLA

The DDRDLL is a dedicated DLL for creating a 90 degrees clock delay. The DDRDLL outputs delay codes that are used in:

- Generic DDR interfaces delay the data input.
- DLLDEL module to delay the input clock of GDDR.
- External Memory interfaces are used to delay the DQS input and DQ output.



Figure 5.1. DDRDLLA Ports

**Table 5.2. DDRDLLA Ports** 

| Port   |           | Range | Туре    | Active State | SW Default | Description                                                                                                                                   |
|--------|-----------|-------|---------|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|        | CLK       | 1     | Data    | Rising Edge  | _          | Clock input                                                                                                                                   |
|        | RST       | 1     | Control | High         | 0          | Reset input                                                                                                                                   |
| Input  | UDDCNTL_N | 1     | Control | Low          | 0          | Update control to update the delay code.  0: the delay code out of the DDRDLL is updated. Should not be active during a read or a write cycle |
|        | FREEZE    | 1     | Control | High         | 0          | Releases the DDRDLL input clock                                                                                                               |
|        | CODE      | 8:0   | Data    | _            | _          | The delay codes from the DDRDLL to be used to delay input of DQS, DLLDEL, and output of external memory interfaces                            |
| Output | LOCK      | 1     | Data    | _            | _          | Lock output to indicate the DDRDLL has valid delay output                                                                                     |
|        | DCNTL     | 8:0   | Data    | _            | _          | The delay codes from the DDRDLL are available for the user IP. Each step size is about ~12.5ps¹                                               |

#### Note:

1. In simulation, the delay step size is about  $\sim$ 10ps due to timescale precision limitations.

**Table 5.3. DDRDLLA Parameters** 

| Name                 | Values                | Default  | Description                                                                                                                                                      |
|----------------------|-----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CODE_LOCK_GENERATION | DLL_LOOP<br>FORCE_MAX | DLL_LOOP | DLL control code forcing.  DLL_LOOP: Code/lock generated from DLL loop.  FORCE_MAX: Force lock and code are set to maximum of 255 for lower input frequency mode |
| ROUNDOFF             | ENABLED<br>DISABLED   | ENABLED  | DLL counter round-off select. ENABLED: Enable round-off, more stable code. DISABLED: Disable round-off                                                           |
| DIV                  | 1 2                   | 1        | Clock divider                                                                                                                                                    |
| GSR                  | ENABLED<br>DISABLED   | ENABLED  | Enable or disable Global Set/Reset feature                                                                                                                       |



## 5.2. DLLDELA

The target delay element is used to support generic DDR RX modes by shifting the input clock phase by 90 degrees.



Figure 5.2. DLLDELA Ports

#### **Table 5.4. DLLDELA Ports**

| Port   |           | Range | Туре    | Active State | SW Default | Description                                                                                                                                                             |
|--------|-----------|-------|---------|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | А         | 1     | Data    | High         | 0          | Data input from pin                                                                                                                                                     |
|        | LOAD      | 1     | Control | High         | 1          | LOAD is set to 1 to reset delay to:  CODE + DEL_VALUE if DEL_ADJ=PLUS.  CODE - DEL_VALUE if DEL_ADJ=MINUS                                                               |
| Input  | MOVE      | 1     | Control | High         | 0          | Pulse MOVE to: Increment delay setting by 1 if DIRECTION is 0. Decrement delay setting by 1 if DIRECTION is 1. MOVE needs to meet a 6ns minimum pulse width requirement |
|        | DIRECTION | 1     | Control | High         | 0          | Controls whether MOVE will increment or decrement the delay setting.  0 to increment.  1 to decrement                                                                   |
|        | CODE      | 9     | Control | High         |            | Delay code from DDRDLL                                                                                                                                                  |
|        | Z         | 1     | Data    | _            | _          | Delayed data to input register block                                                                                                                                    |
| Output | CFLAG     | 1     | Flag    | _            | _          | Flag indicating the delay counter has reached max (when moving up) or min (when moving down) value                                                                      |

### **Table 5.5. DLLDELA Parameters**

| Name      | Values              | Default | Description                                                                                                                                                      |
|-----------|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEL_ADJ   | PLUS<br>MINUS       | PLUS    | DLL control code forcing.  DLL_LOOP: Code/lock generated from DLL loop.  FORCE_MAX: Force lock and code are set to maximum of 511 for lower input frequency mode |
| DEL_VALUE | 0-511               | 0       | Offset for target delay adjustment                                                                                                                               |
| GSR       | ENABLED<br>DISABLED | ENABLED | Enable or disable Global Set/Reset feature                                                                                                                       |



# 5.3. Input/Output Delay User Primitives

The input and output delay user primitives are available for both WRIO and HPIO, except for input delay with IMON, which is available for HPIO only. All delay user primitives are not inferable by synthesis tools. The following 4 delay primitives support static or dynamic delay and the IMON feature.

#### 5.3.1. **DELAYD**

DELAYD can be used as either input delay or output delay for SCLK interfaces with dynamic delay control.



Figure 5.3. DELAYD Ports

#### **Table 5.6. DELAYD Ports**

| Port   |           | Range | Туре    | Active State | SW Default | Description                                                                                                                                                             |
|--------|-----------|-------|---------|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | А         | 1     | Data    | High         | 0          | Data input from pin                                                                                                                                                     |
|        | LOAD      | 1     | Control | High         | 1          | LOAD is set to 1 to reset to delay setting (DEL_VALUE)                                                                                                                  |
| Input  | MOVE      | 1     | Control | High         | 0          | Pulse MOVE to: Increment delay setting by 1 if DIRECTION is 0. Decrement delay setting by 1 if DIRECTION is 1. MOVE needs to meet a 6ns minimum pulse width requirement |
|        | DIRECTION | 1     | Control | High         | 0          | Controls whether MOVE will increment or decrement the delay setting.  0 to increment.  1 to decrement                                                                   |
|        | CODE      | 8:0   | Data    | High         | 0          | Delay Code from DDRDLL                                                                                                                                                  |
|        | Z         | 1     | Data    | _            | _          | Delay Output                                                                                                                                                            |
| Output | CFLAG     | 1     | Flag    | _            | _          | Flag indicating the delay counter has reached max (when moving up) or min (when moving down) value                                                                      |

#### **Table 5.7. DELAYD Parameters**

| Name       | Values                                                | Default        | Description               |
|------------|-------------------------------------------------------|----------------|---------------------------|
| DEL_MODE   | USER_DEFINED SCLK_ZEROHOLD SCLK_ALIGNED SCLK_CENTERED | "USER_DEFINED" | Set delay mode            |
| DEL_VALUE  | 0 – 511                                               | 0              | Static Delay Value        |
| DEL_SOURCE | DEL_VALUE<br>DDRDLL                                   | DEL_VALUE      | Static Delay Value Source |



## **5.3.2. DELAYE**

DELAYE can be used as either an input delay or an output delay for SCLK interfaces with static delay.



Figure 5.4. DELAYE Ports

#### **Table 5.8. DELAYE Ports**

| Port   |   | Range | Туре | Active State | SW Default | Description         |
|--------|---|-------|------|--------------|------------|---------------------|
| Input  | Α | 1     | Data | High         | 0          | Data input from pin |
| Output | Z | 1     | Data | _            | _          | Delay Output        |

#### **Table 5.9. DELAYE Parameters**

| Name      | Values                                                | Default      | Description        |
|-----------|-------------------------------------------------------|--------------|--------------------|
| DEL_MODE  | USER_DEFINED SCLK_ZEROHOLD SCLK_ALIGNED SCLK_CENTERED | USER_DEFINED | Set delay mode     |
| DEL_VALUE | 0-511                                                 | 0            | Static Delay Value |

## **5.3.3. DELAYF**

DELAYF can be used as either an input delay or an output delay for ECLK interfaces with dynamic delay control.



Figure 5.5. DELAYF Ports



**Table 5.10. DELAYF Ports** 

| Port   |           | Range | Туре    | Active State | SW Default | Description                                                                                                                                                             |
|--------|-----------|-------|---------|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | А         | 1     | Data    | High         | 0          | Data input from pin                                                                                                                                                     |
| Input  | LOAD      | 1     | Control | High         | 1          | LOAD is set to 0 to reset to delay setting (DEL VALUE)                                                                                                                  |
|        | MOVE      | 1     | Control | High         | 0          | Pulse MOVE to: Increment delay setting by 1 if DIRECTION is 0. Decrement delay setting by 1 if DIRECTION is 1. MOVE needs to meet a 6ns minimum pulse width requirement |
|        | DIRECTION | 1     | Control | High         | 0          | Controls whether MOVE will increment or decrement the delay setting.  0 to increment.  1 to decrement                                                                   |
|        | CODE      | 8:0   | Data    | High         | 0          | Delay Code from DDRDLL                                                                                                                                                  |
|        | Z         | 1     | Data    | _            | _          | Delay Output                                                                                                                                                            |
| Output | CFLAG     | 1     | Flag    | _            | _          | Flag indicating the delay counter has reached max (when moving up) or min (when moving down) value                                                                      |

**Table 5.11. DELAYF Parameters** 

| Name       | Values                                  | Default      | Description               |
|------------|-----------------------------------------|--------------|---------------------------|
| DEL_MODE   | USER_DEFINED ECLK_ALIGNED ECLK_CENTERED | USER_DEFINED | Set delay mode            |
| DEL_VALUE  | 0 – 511                                 | 0            | Static Delay Value        |
| DEL_SOURCE | DEL_VALUE<br>DDRDLL                     | DEL_VALUE    | Static Delay Value Source |

## 5.3.4. IMONDELAY

FPGA-TN-02300-0.86

IMONDELAY is for ECLK interfaces with dynamic control delay and edge monitoring (IMON).



Figure 5.6. IMONDELAY Ports



#### **Table 5.12. IMONDELAY Ports**

| Port   |           | Range | Туре    | Active State | SW Default | Description                                                                                        |
|--------|-----------|-------|---------|--------------|------------|----------------------------------------------------------------------------------------------------|
|        | Α         | 1     | Data    | High         | 0          | Data input from pin                                                                                |
|        | SCLK      | 1     | Clock   | High         | _          | Primary clock for IREG/IDDR                                                                        |
|        | ECLK      | 1     | Clock   | Rising Edge  | _          | Fast Edge Clock                                                                                    |
|        | LSR       | 1     | Reset   |              | _          | Local Set/Reset                                                                                    |
| Input  | LOAD      | 1     | Control | High         | _          | _                                                                                                  |
|        | DIRECTION | 1     | Control | High         | 0          | 1 to decrease delay.                                                                               |
|        |           |       |         |              |            | 0 to increase delay                                                                                |
|        | MOVE      | 1     | Control | _            | _          | _                                                                                                  |
|        | SCANLR    | 1:0   | Control | High         | 00         | Edge Monitor Window Adjustment                                                                     |
|        | Z         | 1     | Data    | _            | _          | Delayed data to input register block                                                               |
| Output | CFLAG     | 1     | Flag    | _            | _          | Flag indicating the delay counter has reached max (when moving up) or min (when moving down) value |
|        | EQUAL     | 1     | Flag    | _            | _          | Equal Flag                                                                                         |

#### **Table 5.13. IMONDELAY Parameters**

| Name       | Values                                  | Default      | Description                    |
|------------|-----------------------------------------|--------------|--------------------------------|
| DEL_MODE   | USER_DEFINED ECLK_ALIGNED ECLK_CENTERED | USER_DEFINED | Set delay mode                 |
| DEL_VALUE  | 0 – 511                                 | 0            | Static Delay Value             |
| DEL_ADJUST | 0 – 15                                  | 0            | Static Delay Window Adjustment |

## 5.4. Input SDR/DDR User Primitives

The following are the primitives used to implement various generic SDR/DDR input configurations.

## 5.4.1. IFD1P3DX

The IFD1P3DX primitive is used to receive generic SDR.



Figure 5.7. IFD1P3DX Ports



#### Table 5.14. IFD1P3DX Ports

| Port   |    | Range | Туре    | Active State | SW Default | Description           |
|--------|----|-------|---------|--------------|------------|-----------------------|
|        | D  | 1     | Data    | High         | 0          | Data Input            |
| Immuni | СК | 1     | Clock   | Rising Edge  | _          | Clock Input           |
| Input  | SP | 1     | Control | High         | _          | Positive Clock Enable |
|        | CD | 1     | Control | High         | _          | Asynchronous Reset    |
| Output | Q  | 1     | Data    | _            | _          | Data Output           |

## **Table 5.15. IFD1P3DX Parameters**

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

## 5.4.2. IDDRX1A

The IDDRX1A primitive is used to receive generic DDR with 1X gearing.



Figure 5.8. IDDRX1A Ports

## Table 5.16. IDDRX1A Ports

| Port   |      | Range | Туре    | Active State | SW Default | Description                            |
|--------|------|-------|---------|--------------|------------|----------------------------------------|
|        | D    | 1     | Data    | High         | 0          | DDR data input                         |
| Input  | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input                    |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                 |
| 0      | Q0   | 1     | Data    | _            | _          | Data at the positive edge of the clock |
| Output | Q1   | 1     | Data    | -            | _          | Data at the negative edge of the clock |

#### **Table 5.17. IDDRX1A Parameter**

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |



## 5.4.3. IDDRX2A

The IDDRX2A primitive is used to receive generic DDR with 2X gearing.



Figure 5.9. IDDRX2A Ports

#### Table 5.18. IDDRX2A Ports

| Port   |         | Range | Туре    | Active State | SW Default | Description                                                                |
|--------|---------|-------|---------|--------------|------------|----------------------------------------------------------------------------|
|        | D       | 1     | Data    | High         | 0          | DDR data input                                                             |
|        | ECLK    | 1     | Clock   | Rising Edge  | _          | Fast edge clock                                                            |
| Input  | SCLK    | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-2 of ECLK)                                  |
| IIIput | RST     | 1     | Control | High         | 0          | Reset to DDR registers                                                     |
|        | ALIGNWD | 1     | Control | High         | 0          | This signal is used for word alignment. It will shift the word by one bit. |
| 0      | Q0, Q2  | 2     | Data    | _            | _          | Data at the positive edge of the clock                                     |
| Output | Q1, Q3  | 2     | Data    | _            | _          | Data at the negative edge of the clock                                     |

**Table 5.19. IDDRX2A Parameters** 

| Name | me Values |         | Description                                |  |  |  |  |
|------|-----------|---------|--------------------------------------------|--|--|--|--|
| GSR  | ENABLED   | ENABLED | Enable or disable Global Set/Reset feature |  |  |  |  |
|      | DISABLED  |         |                                            |  |  |  |  |

## 5.4.4. IDDRX4A

FPGA-TN-02300-0.86

The IDDRX4A primitive is used to receive generic DDR with 4X gearing.



Figure 5.10. IDDRX4A Ports

© 2022-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



73

#### Table 5.20. IDDRX4A Ports

| Port   |                | Range | Туре    | Active State | SW Default | Description                                                                |
|--------|----------------|-------|---------|--------------|------------|----------------------------------------------------------------------------|
|        | D              | 1     | Data    | High         | 0          | DDR data input                                                             |
|        | ECLK           | 1     | Clock   | Rising Edge  | _          | Fast edge clock                                                            |
| Input  | SCLK           | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-4 of ECLK)                                  |
| IIIput | RST            | 1     | Control | High         | 0          | Reset to DDR registers                                                     |
|        | ALIGNWD        | 1     | Control | High         | 0          | This signal is used for word alignment. It will shift the word by one bit. |
| Output | Q0, Q2, Q4, Q6 | 4     | Data    | _            | _          | Data at the positive edge of the clock                                     |
|        | Q1, Q3, Q5, Q7 | 4     | Data    | _            | _          | Data at the negative edge of the clock                                     |

#### **Table 5.21. IDDRX4A Parameters**

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

#### 5.4.5. IDDRX5A

The IDDRX5A primitive is used to receive generic DDR with 5X gearing.



Figure 5.11. IDDRX5A Ports

#### Table 5.22. IDDRX5A Ports

| Port    |                             | Range | Туре                                   | Active State | SW Default | Description                                                                |
|---------|-----------------------------|-------|----------------------------------------|--------------|------------|----------------------------------------------------------------------------|
|         | D                           | 1     | Data                                   | High         | 0          | DDR data input                                                             |
|         | ECLK                        | 1     | Clock                                  | Rising Edge  | _          | Fast edge clock                                                            |
| Input   | SCLK                        | 1     | Clock                                  | Rising Edge  | _          | Primary clock input (divide-by-5 of ECLK)                                  |
| IIIput  | RST                         | 1     | Control                                | High         | 0          | Reset to DDR registers                                                     |
|         | ALIGNWD                     | 1     | Control                                | High         | 0          | This signal is used for word alignment. It will shift the word by one bit. |
| Outrout | Q0, Q2, Q4, Q6,<br>Q8       | 5     | Data                                   | _            | _          | Data at the positive edge of the clock                                     |
| Output  | Q1, Q3, Q5, Q7,<br>Q9 — — — | _     | Data at the negative edge of the clock |              |            |                                                                            |



#### **Table 5.23. IDDRX5A Parameters**

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

#### 5.4.6. IDDR71A

The IDDR71A primitive is used for 7:1 LVDS input-side implementation.



Figure 5.12. IDDR71A Ports

#### Table 5.24. IDDR71A Ports

| Port   |                | Range | Туре    | Active State | SW Default | Description                                                                |
|--------|----------------|-------|---------|--------------|------------|----------------------------------------------------------------------------|
|        | D              | 1     | Data    | High         | 0          | DDR data input                                                             |
|        | ECLK           | 1     | Clock   | Rising Edge  | _          | Fast edge clock                                                            |
| Input  | SCLK           | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-3.5 of ECLK)                                |
| IIIput | RST            | 1     | Control | ontrol High  | 0          | Reset to DDR registers                                                     |
|        | ALIGNWD        | 1     | Control | High         | 0          | This signal is used for word alignment. It will shift the word by one bit. |
|        | Q0, Q2, Q4, Q6 | 4     | Data    | _            | _          | Data at the positive edge of the clock                                     |
| Output | Q1, Q3, Q5     | 3     | Data    | _            | _          | Data at the negative edge of the clock                                     |

#### Table 5.25. IDDR71A Parameters

| Name | Values   | Default | Description                                |  |  |  |  |
|------|----------|---------|--------------------------------------------|--|--|--|--|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |  |  |  |  |
|      | DISABLED |         |                                            |  |  |  |  |



75

#### **Output SDR/DDR User Primitives** 5.5.

The following are the primitives used to implement various generic DDR output configurations.

#### 5.5.1. OFD1P3DX

The OFD1P3DX primitive is used for generic TX SDR implementation.



Figure 5.13. OFD1P3DX Ports

Table 5.26. OFD1P3DX Ports

| Port   |    | Range | Туре    | Active State | SW Default | Description           |
|--------|----|-------|---------|--------------|------------|-----------------------|
|        | D  | 1     | Data    | High         | 0          | Data Input            |
| Immuni | SP | 1     | Clock   | Rising Edge  | _          | Clock Input           |
| Input  | СК | 1     | Control | High         | _          | Positive Clock Enable |
|        | CD | 1     | Control | High         | _          | Asynchronous Reset    |
| Output | Q  | 1     | Data    | _            | _          | Data out to IO        |

Table 5.27. OFD1P3DX Parameters

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

### 5.5.2. ODDRX1A

FPGA-TN-02300-0.86

This primitive is used for Generic x1 ODDR implementation.



Figure 5.14. ODDRX1A Ports



#### Table 5.28. ODDRX1A Ports

| Port   |      | Range | Туре    | Active State | SW Default | Description                                                                               |
|--------|------|-------|---------|--------------|------------|-------------------------------------------------------------------------------------------|
| Input  | D0   | 1     | Data    | High         | 0          | DDR data input                                                                            |
|        | D1   | 1     | Data    | High         | 0          | DDR data input                                                                            |
|        | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input                                                                       |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                                                                    |
| Output | Q    | 1     | Data    | -            | -          | DDR data output on both edges of SCLK D0: Positive edge of SCLK D1: Negative edge of SCLK |

#### **Table 5.29. ODDRX1A Parameters**

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

#### 5.5.3. ODDRX2A

This primitive is used for Generic x2 ODDR implementation.



Figure 5.15. ODDRX2A Ports

#### Table 5.30. ODDRX2A Ports

| Port   |      | Range | Туре    | Active State | SW Default | Description                               |
|--------|------|-------|---------|--------------|------------|-------------------------------------------|
|        | D0   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D1   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D2   | 1     | Data    | High         | 0          | DDR data input                            |
| Input  | D3   | 1     | Data    | High         | 0          | DDR data input                            |
|        | ECLK | 1     | Clock   | Rising Edge  | _          | Fast edge clock                           |
|        | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-2 of ECLK) |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                    |
|        | Q    |       |         |              |            | DDR data output on both edges of ECLK     |
| Output |      | 1     | Data    | -            | _          | D0, D2: Positive edge of ECLK             |
|        |      |       |         |              |            | D1, D3: Negative edge of ECLK             |



**Table 5.31. ODDRX2A Parameters** 

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |

#### 5.5.4. ODDRX4A

This primitive is used for Generic x4 ODDR implementation.



Figure 5.16. ODDRX4A Ports

**Table 5.32. ODDRX4A Ports** 

| Port   |      | Range | Туре    | Active State | SW Default | Description                               |
|--------|------|-------|---------|--------------|------------|-------------------------------------------|
|        | D0   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D1   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D2   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D3   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D4   | 1     | Data    | High         | 0          | DDR data input                            |
| Input  | D5   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D6   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D7   | 1     | Data    | High         | 0          | DDR data input                            |
|        | ECLK | 1     | Clock   | Rising Edge  | _          | Fast edge clock                           |
|        | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-4 of ECLK) |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                    |
|        | Q    |       |         |              |            | DDR data output on both edges of ECLK     |
| Output |      | 1     | Data    | _            | _          | D0, D2, D4, D6: Positive edge of ECLK     |
|        |      |       |         |              |            | D1, D3, D5, D7: Negative edge of ECLK     |

Table 5.33. ODDRX4A Parameter

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |



#### 5.5.5. ODDRX5A

This primitive is used for Generic x5 ODDR implementation.



Figure 5.17. ODDRX5A Ports

**Table 5.34. ODDRX5A Ports** 

| Port   |      | Range | Туре    | Active State | SW Default | Description                               |
|--------|------|-------|---------|--------------|------------|-------------------------------------------|
|        | D0   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D1   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D2   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D3   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D4   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D5   | 1     | Data    | High         | 0          | DDR data input                            |
| Input  | D6   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D7   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D8   | 1     | Data    | High         | 0          | DDR data input                            |
|        | D9   | 1     | Data    | High         | 0          | DDR data input                            |
|        | ECLK | 1     | Clock   | Rising Edge  | _          | Fast edge clock                           |
|        | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-5 of ECLK) |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                    |
|        | Q    |       |         |              |            | DDR data output on both edges of ECLK     |
| Output |      | 1     | Data    | -            | _          | D0, D2, D4, D6, D8: Positive edge of ECLK |
|        |      |       |         |              |            | D1, D3, D5, D7, D9: Negative edge of ECLK |

**Table 5.35. ODDRX5A Parameters** 

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |



## 5.5.6. ODDR71A

This primitive is used for the 7:1 LVDS ODDR implementation.



Figure 5.18. ODDR71A Ports

#### Table 5.36. ODDR71A Ports

| Port   |      | Range | Туре    | Active State | SW Default | Description                                 |
|--------|------|-------|---------|--------------|------------|---------------------------------------------|
|        | D0   | 1     | Data    | High         | 0          | DDR data input                              |
|        | D1   | 1     | Data    | High         | 0          | DDR data input                              |
|        | D2   | 1     | Data    | High         | 0          | DDR data input                              |
|        | D3   | 1     | Data    | High         | 0          | DDR data input                              |
|        | D4   | 1     | Data    | High         | 0          | DDR data input                              |
| Input  | D5   | 1     | Data    | High         | 0          | DDR data input                              |
|        | D6   | 1     | Data    | High         | 0          | DDR data input                              |
|        | ECLK | 1     | Clock   | Rising Edge  | _          | Fast edge clock                             |
|        | SCLK | 1     | Clock   | Rising Edge  | _          | Primary clock input (divide-by-3.5 of ECLK) |
|        | RST  | 1     | Control | High         | 0          | Reset to DDR registers                      |
|        | Q    |       |         |              |            | DDR data output on both edges of ECLK       |
| Output |      | 1     | Data    | -            | _          | D0, D2, D4, D6: Positive edge of ECLK       |
|        |      |       |         |              |            | D1, D3, D5: Negative edge of ECLK           |

#### Table 5.37. ODDR71A Parameters

| Name | Values   | Default | Description                                |
|------|----------|---------|--------------------------------------------|
| GSR  | ENABLED  | ENABLED | Enable or disable Global Set/Reset feature |
|      | DISABLED |         |                                            |



#### **5.6.** MIPIA

The following primitive is used to implement bidirectional MIPI interfaces.

**Table 5.38. MIPIA Ports** 

| Port   |        | Range | Туре    | Active State | SW Default | Description                        |
|--------|--------|-------|---------|--------------|------------|------------------------------------|
|        | BP     | 1     | Data    | _            | _          | IOPAD for P-port                   |
|        | BN     | 1     | Data    | _            | _          | IOPAD for N-port                   |
|        | AP     | 1     | Data    | _            | _          | LP Data for P-port                 |
|        | AN     | 1     | Data    | _            | _          | LP Data for N-port                 |
|        | TP     | 1     | Control | _            | _          | LP Tri-state control for P-port    |
|        | TN     | 1     | Control | _            | _          | LP Tri-state control for N-port    |
| Input  |        |       |         |              |            | HSRXEN for MIPI RX                 |
|        | HSRXEN | 1     | Control | _            | _          | 0: Disable                         |
|        |        |       |         |              |            | 1: Enable                          |
|        |        |       |         |              |            | HSRXEN for MIPI TX to support BIDI |
|        | HSTXEN | 1     | Control | _            | _          | 0: Disable                         |
|        |        |       |         |              |            | 1: Enable                          |
|        | IHS    | 1     | Data    | _            | _          | Data                               |
| Output | OLSP   | 1     | Clock   | _            | _          | Low Power MIPI output for P-port   |
|        | OLSN   | 1     | Clock   | _            | _          | Low Power MIPI output for N-port   |
|        | OHS    | 1     | Clock   | _            | _          | High-Speed output                  |

#### **Table 5.39. MIPIA Parameters**

| Name    | Values      | Default | Description                                                                |
|---------|-------------|---------|----------------------------------------------------------------------------|
| MIPI_ID | Any Integer | 0       | The MIPI_ID is used to place 2 PIO in a pair of PIO.  0: Not used for MIPI |
|         |             |         | >0: For MIPI pair                                                          |

## 5.7. DDR3L/DDR4 User Primitives

This section describes the primitives used to build DDR3L and DDR4 memory interfaces. These primitives support 4:1 (x2) and 8:1 (x4) gearing and are for DQ/DQS and CA signals.

Table 5.40. DDRPHY16D, DDRPHY32D, DDRPH40D, DDRPHY64D, and DDRPHY72D Parameters

| 14016 31401 DDM 1111 1205, DDM 111405, DDM 111045, and DDM 111725 1 draineters |            |          |                   |  |  |
|--------------------------------------------------------------------------------|------------|----------|-------------------|--|--|
| Name                                                                           | Values     | Default  | Description       |  |  |
| RATE                                                                           | HALF       | HALF     | DDR Rate          |  |  |
|                                                                                | FULL       |          |                   |  |  |
| PROTOCOL                                                                       | DDR3L      | DDR3L    | DDR Protocol      |  |  |
|                                                                                | DDR4       |          |                   |  |  |
| EXT_RES                                                                        | PER_BANK   | PER_BANK | External Resistor |  |  |
|                                                                                | PER_DDRPHY |          |                   |  |  |



#### 5.8. DDR5 User Primitives

This section describes the primitives used to build DDR5 memory interfaces. These primitives support 4:1 (x2) and 8:1 (x4) gearing and are for DQ/DQS and CA signals.

Table 5.41. DDRPHY16C, DDRPHY32C, and DDRPHY40C Parameters

| Name     | Values              | Default  | Description       |
|----------|---------------------|----------|-------------------|
| RATE     | HALF                | HALF     | DDR Rate          |
|          | FULL                |          |                   |
| PROTOCOL | DDR5                | DDR5     | DDR Protocol      |
| EXT_RES  | PER_BANK PER_DDRPHY | PER_BANK | External Resistor |

#### 5.9. LPDDR4 User Primitives

This section describes the primitives used to build LPDDR4 memory interfaces. These primitives support 4:1 (x2) and 8:1 (x4) gearing and are for DQ/DQS and CA signals.

Table 5.42. DDRPHY16E, DDRPHY32E, and DDRPHY64E Parameters

| Name     | Values     | Default  | Description       |
|----------|------------|----------|-------------------|
| RATE     | HALF       | HALF     | DDR Rate          |
|          | FULL       |          |                   |
| PROTOCOL | LPDDR4     | LPDDR4   | DDR Protocol      |
| EXT_RES  | PER_BANK   | PER_BANK | External Resistor |
|          | PER_DDRPHY |          |                   |



# 6. Soft IP Modules

The following soft IP modules are available for use with the Generic DDR interfaces. All the soft IP modules can be generated using the IP Catalog.

#### Table 6.1. Supported Soft IPs

| Soft IP Name                               | Function                                                                                                                    | Required |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------|
| RX_SYNC                                    | Used to break up the DDRDLL to DLLDEL clock loop for Aligned Interfaces.                                                    | Yes      |
| GDDR_SYNC                                  | Needed to tolerate large skew between stop and reset input.                                                                 | Yes      |
| 7:1 LVDS Bit and Word Alignment (BW_ALIGN) | The soft IP is used to perform bit and word alignment using PLL dynamic phase shift interface and aligned input of IDDR71A. | Optional |

#### Table 6.2. Soft IP Used in Each Interface

| Interface               | Soft IP             |
|-------------------------|---------------------|
| GIREG_RX.SCLK           | None                |
| GDDRX1_RX.SCLK.Centered | None                |
| GDDRX1_RX.SCLK.Aligned  | RX_SYNC             |
| GDDRX2_RX.ECLK.Centered | GDDR_SYNC           |
| GDDRX2_RX.ECLK.Aligned  | RX_SYNC             |
| GDDRX4_RX.ECLK.Centered | GDDR_SYNC           |
| GDDRX4_RX.ECLK.Aligned  | RX_SYNC             |
| GDDRX5_RX.ECLK.Centered | GDDR_SYNC           |
| GDDRX5_RX.ECLK.Aligned  | RX_SYNC             |
| GDDR71_RX.ECLK          | GDDR_SYNC, BW_ALIGN |
| GDDRX4_RX.MIPI          | GDDR_SYNC           |
| GOREG_TX.SCLK           | None                |
| GDDRX1_TX.SCLK.Centered | None                |
| GDDRX1_TX.SCLK.Aligned  | None                |
| GDDRX2_TX.ECLK.Centered | GDDR_SYNC           |
| GDDRX2_TX.ECLK.Aligned  | GDDR_SYNC           |
| GDDRX4_TX.ECLK.Centered | GDDR_SYNC           |
| GDDRX4_TX.ECLK.Aligned  | GDDR_SYNC           |
| GDDRX5_TX.ECLK.Centered | GDDR_SYNC           |
| GDDRX5_TX.ECLK.Aligned  | GDDR_SYNC           |
| GDDR71_TX.ECLK          | GDDR_SYNC           |
| GDDRX4_TX.MIPI          | GDDR_SYNC           |



## 6.1. RX\_SYNC

This module is needed for the startup of the DDRDLL and DLLDEL clock loops on RX-aligned interfaces.



Figure 6.1. RX\_SYNC Ports

Table 6.3. GDDR SYNC Ports Description

| Port           | Direction | Description                                                                                                                                                                                              |
|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC_CLK       | Input     | Startup clock. It can be a continuously running low-speed clock, for example, an oscillator clock. It cannot be the RX_CLK or divided version coming from clock sources that this module will stop/reset |
| RST            | Input     | Active high asynchronous reset to this circuit.  When RST=1: STOP=0, FREEZE=0, UDDCNTLN=1, DLL_RESET=1, DDR_RESET=1, READY=0                                                                             |
| UPDATE         | Input     | UPDATE can be used to restart the sync process. READY goes low and waits for the sync process to be completed before going high again. This can only be performed when no traffic is present             |
| DLL_LOCK       | Input     | LOCK output from DDRDLL                                                                                                                                                                                  |
| DEL_INIT_DONE  | Input     | DLLDEL delay counter done                                                                                                                                                                                |
| DDR_RESET      | Output    | Reset all IDDRX components and CLKDIV                                                                                                                                                                    |
| DLL_RESET      | Output    | Reset to DDRDLL                                                                                                                                                                                          |
| UDDCNTLN       | Output    | Connect to DDRDLL.UDDCNTLN                                                                                                                                                                               |
| FREEZE         | Output    | Connect to DDRDLL.FREEZE                                                                                                                                                                                 |
| STOP           | Output    | Connect to ECLKSYNC.STOP                                                                                                                                                                                 |
| READY          | Output    | Indicates that startup is finished and RX circuit is ready to operate                                                                                                                                    |
| DEL_INIT_START | Output    | Start DLLDEL initialization and delay counter                                                                                                                                                            |



84

#### **GDDR\_SYNC** 6.2.

This module is needed for the startup of all RX centered and all TX interfaces with 2×, 4×, or 5× gearing.



Figure 6.2. GDDR\_SYNC Ports

Table 6.4. GDDR\_SYNC Ports Description

| Port      | Direction | Description                                                                                                                                                                                              |
|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST       | Input     | Active high asynchronous reset to this circuit.                                                                                                                                                          |
|           |           | When RST=1: STOP=0, DDR_RESET=1, READY=0                                                                                                                                                                 |
| SYNC_CLK  | Input     | Startup clock. It can be a continuously running low-speed clock, for example, an oscillator clock. It cannot be the RX_CLK or divided version coming from clock sources that this module will stop/reset |
| START     | Input     | Start sync process. This is used to wait for PLL lock, then start sync process in 7:1 LVDS interface                                                                                                     |
| DDR_RESET | Output    | Reset to all IDDRX or ODDRX components and CLKDIV                                                                                                                                                        |
| STOP      | Output    | Connect to ECLKSYNC.STOP                                                                                                                                                                                 |
| READY     | Output    | Indicate that startup is finished and RX circuit is ready to operate                                                                                                                                     |

#### 6.3. **BW\_ALIGN**

FPGA-TN-02300-0.86

This module is used to perform 7:1 video RX bit and word alignment. This module is optional and can be enabled in the IP Catalog.



Figure 6.3. BW\_ALIGN Ports

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 6.5. BW\_ALIGN Port Description

| Port            | Direction | Description                                                                         |
|-----------------|-----------|-------------------------------------------------------------------------------------|
| PLL_LOCK        | Input     | Connect to PLL LOCK output. Start the alignment procedures after PLL lock goes high |
| UPDATE          | Input     | Start the procedure, or re-start to optimize again                                  |
| RST             | Input     | Active high asynchronous reset to this circuit.                                     |
| NOT             |           | When RST=1: All outputs=0                                                           |
| RX_SCLK         | Input     | Divided RX clock from the 7:1 RX interface, produced by ECLKDIV                     |
| RXCLK_WORD<6:0> | Input     | Parallel data output from the 2nd IDDRX71 attached to RX CLK Input                  |
| SYNC_READY      | Input     | Start bit/word alignment or re-start to align again                                 |
| ALIGNWORD       | Output    | Connect to IDDRX71.ALIGNWORD, for word rotation                                     |
| PHASESTEP       | Output    | Rotate phase for PLL                                                                |
| PHASEDIR        | Output    | Phase rotation direction for PLL, fixed to forward (0) for this design              |
| WINDOW_SIZE     | Output    | Final valid window size                                                             |
| BIT_LOCK        | Output    | Status output, bit lock is achieved                                                 |
| WORD_LOCK       | Output    | Status output, word lock is achieved                                                |
| READY           | Output    | Indicates that alignment procedure is finished and RX circuit is ready to operate   |

The goal of bit alignment is to place the Edge Clock (under PLL dynamic phase shift control) in the center of the valid window for the clock word and data word. The PLL-phase rotation goes through all 16 phases. The PLL high-speed output is used to sample the RX input clock. Transitions are detected on the second IDDR71 output, where the RX clock and phases close to transition are identified. The IP chooses the phase most away from transition as the final phase to use.

The low-speed clock has two transitions per 7-bit word. It is not the worst case in terms of inter-symbol interference, but samples 8 possible points per bit period. A minimum eye-opening of 3/8 UI is needed to achieve lock. Jitter tolerance is around 0.25 UI or, about 300 ps at 756 Mb/sec.

After bit alignment is achieved, word alignment is needed so video data (in 7-bit words) can be processed in the core. The IP uses the ALIGNWD function of the IDDRX71A primitive for word alignment. Each pulse on ALIGNWD rotates the 7-bit bus by 2 bits. For the maximum of seven ALIGNWD operations, the word loops through all seven possibilities. The goal is to get 7'b1100011 (7'h63) in the clock word. The clock word is the clock (4-bit 1 and 3-bit 0) converted to parallel data, exactly as the video data traffic. For the 7:1 video, the RX input clock serves as:

- Frequency reference to generate high-speed.
- Phase reference as source synchronized RX, since the clock is edge aligned with the data bits.
- Word alignment reference.



# References

- Lattice Avant Memory Controller IP Core Radiant SW (FPGA-IPUG-02208)
- Lattice Avant Platform Overview Data Sheet (FPGA-DS-02107)
- Lattice Avant Platform Specifications Data Sheet (FPGA-DS-02112)
- Avant-E web page
- Avant-G web page
- Avant-X web page
- Lattice Radiant FPGA design software.
- Lattice Insights for Lattice Semiconductor training courses and learning plans.



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.

For frequently asked questions, refer to the Lattice Answer Database at https://www.latticesemi.com/en/Support/AnswerDatabase.



# **Revision History**

#### Revision 0.86, April 2024

| Section                           | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Acronyms in this document         | Reworked section contents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Introduction                      | <ul> <li>Reworked section contents.</li> <li>Added 1.1 Device Features and Support subsection.</li> <li>Reworked section 2 External Interface Description and renamed to subsection 1.2 Interface Naming Contentions.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| High-Speed I/O Building Blocks    | <ul> <li>Reworked section 3 High-Speed I/O Interface Building Blocks and renamed to 2 High-Speed I/O Building Blocks.</li> <li>Reworked subsection 3.1 I/O Banks and moved under subsection 2.1 I/O Banks.</li> <li>Reworked subsection 3.2 Clock Scheme and moved under subsection 2.2 Clock Tree.</li> <li>Reworked subsection 3.3 PLL and moved under subsection 2.3 Phase-Locked Loop (PLL).</li> <li>Reworked subsection 3.4 DDRDLL and moved under subsection 2.4 DDR Delay-Locked Loop (DDRDLL).</li> <li>Reworked subsection 3.5 DLLDEL and moved under subsection 2.5 DLL Delay.</li> <li>Reworked subsection 3.6 Input DDR (IDDR) and moved under subsection 2.6 Input DDR (IDDR).</li> <li>Reworked subsection 3.7 Output DDR (ODDR) and moved under subsection 2.7 Output DDR (ODDR).</li> <li>Reworked subsection 3.8 Edge Clock Dividers (ECLKSYNC &amp; ECLKDIV) and moved under subsection 2.2.2.2 Edge Clock Synchronizer and Divider (ECLKSYNC &amp; ECLKDIV).</li> <li>Reworked subsection 3.9 Input/Output DELAY and moved under subsection 2.8 Input/Output DELAY.</li> <li>Reworked subsection 3.10 PHYCLK and moved under subsection 2.2.3 PHY Clocks (PHYCLK).</li> <li>Reworked subsection 6.1 DDRPHY Block Diagram and moved under subsection 2.9</li> </ul> |
| Generic High-Speed I/O Interfaces | <ul> <li>Reworked and consolidated section 4 Building Generic High-Speed Interfaces and section 5         High-Speed DDR Interface Details to 3 Generic High-Speed I/O Interfaces.</li> <li>Added 3.1 Generic SDR Receive Interfaces subsection.</li> <li>Reworked subsection 5.1 Generic DDR Receive Interface and subsection 5.2         GDDRX71_RX.ECLK and renamed to section 3.2 Generic DDR Receive Interfaces.</li> <li>Reworked subsection 5.3 Soft MIPI D-PHY Receive Interfaces and renamed to subsection 3.3 Soft MIPI D-PHY Receive Interfaces.</li> <li>Added 3.4 Generic SDR Transmit Interfaces subsection.</li> <li>Reworked subsection 5.4 Generic DDR Transmit Interface and subsection 5.5         GDDRX71_TX.ECLK and renamed to subsection 3.5 Generic DDR Transmit Interfaces.</li> <li>Reworked subsection 5.6 Soft MIPI D-PHY Transmit Interfaces and renamed to subsection 3.6 Soft MIPI D-PHY Transmit Interfaces.</li> <li>Reworked subsection 5.7 Lattice Avant Generic DDR Design Guidelines and renamed to subsection 3.7 Design Rules and Guidelines.</li> <li>Removed subsection 5.8 Timing Analysis for High-Speed DDR Interfaces</li> </ul>                                                                                                          |
| External Memory Interfaces        | <ul> <li>Reworked section 6 Lattice Avant External Memory DDRPHY Interfaces and renamed to 4         External Memory Interfaces.</li> <li>Added 4.1 Overview subsection.</li> <li>Reworked and consolidated subsection 6.4 DDRPHY DDRx Memory Lane Interface and subsection 6.7 DDR Memory Interface Pinout Guidelines to subsection 4.2.1 Pin and Resource Planning.</li> <li>Moved subsection 6.7.2 DDR3L Input Reference Clock to subsection 4.2.2 DDR3L Input Reference Clock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Section                        | Change Summary                                                                                                                                                                     |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | <ul> <li>Moved subsection 6.5 DDR3L Memory Interface Termination Guidelines to subsection 4.2.3<br/>DDR3L Board Design Guidelines.</li> </ul>                                      |
|                                | <ul> <li>Moved subsection 6.7.3 DDR3L Input Reference Clock to subsection 4.2.4 DDR4 and<br/>LPDDR4 Input Reference Clock.</li> </ul>                                              |
|                                | <ul> <li>Moved subsection 6.6 DDR3L Memory Interface Termination Guidelines to subsection 4.2.5<br/>DDR4 and LPDDR4 Board Design Guidelines.</li> </ul>                            |
| User Primitives and Attributes | <ul> <li>Reworked section 8 I/O Logic (DDR) User Primitives and Attributes and renamed to 5 User<br/>Primitives and Attributes.</li> </ul>                                         |
|                                | Added 5.1 DDRDLLA subsection.                                                                                                                                                      |
|                                | Added 5.2 DLLDELA subsection.                                                                                                                                                      |
|                                | <ul> <li>Reworked subsection 8.1 Delay User Primitive and renamed to subsection 5.3 Input/Output<br/>Delay User Primitives.</li> </ul>                                             |
|                                | <ul> <li>Reworked subsection 8.2.1 Generic DDR Input Primitives and renamed to subsection 5.4<br/>Input SDR/DDR User Primitives.</li> </ul>                                        |
|                                | <ul> <li>Reworked subsection 8.2.2 Generic DDR Output Primitives and renamed to subsection 5.5</li> <li>Output SDR/DDR User Primitives.</li> </ul>                                 |
|                                | Added 5.6 MIPIA subsection.                                                                                                                                                        |
|                                | <ul> <li>Reworked subsection 8.3.1.1 User Primitive: DDRPHY16, DDRPHY32, DDRPHY40,<br/>DDRPHY64, and DDRPHY72 and renamed to subsection 5.7 DDR3L/DDR4 User Primitives.</li> </ul> |
|                                | <ul> <li>Reworked subsection 8.3.1.1 User Primitive: DDRPHY16C, DDRPHY32C, and DDRPHY40C<br/>and renamed to subsection 5.8 DDR5 User Primitives.</li> </ul>                        |
|                                | • Reworked subsection 8.3.1.2 User Primitive: DDRPHY16B, DDRPHY32B, and DDRPHY64B and renamed to subsection 5.9 LPDDR4 User Primitives.                                            |
| Soft IP Modules                | Reworked section 9 Soft IP Modules and renamed to 6 Soft IP Modules.                                                                                                               |

## Revision 0.85, December 2023

| Section                                         | Change Summary                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Disclaimers                                     | Updated with the latest disclaimers.                                                                                                                                                                                                                                                                                       |
| High-Speed I/O Interface Building Blocks        | <ul> <li>Updated Figure 3.1. High-level Device Floorplan (LAV-AT-E70), Figure 3.2. ECLK Top Level<br/>Description, Figure 3.3. ECLK Bridging Among Three Consecutive HPIO Banks, Figure 3.4.<br/>DDR Delay Block Diagram, Figure 3.5. PIC Delay Cell Diagram, and Figure 3.6. PHYCLK Top<br/>Level Description.</li> </ul> |
|                                                 | Removed figure 'Lattice Avant Clock Regions and Multi-Clock Regions (LAV-AT-500)'                                                                                                                                                                                                                                          |
|                                                 | Added CLKPHY in the PLL section.                                                                                                                                                                                                                                                                                           |
|                                                 | Changed LOADN to LOAD in the DLLDEL section.                                                                                                                                                                                                                                                                               |
|                                                 | Removed figure 'PHYCLK Bridging Among Three Consecutive HPIO Banks'.                                                                                                                                                                                                                                                       |
| High-Speed DDR Interface Details                | Updated all the figures to change:                                                                                                                                                                                                                                                                                         |
|                                                 | LOADN to LOAD                                                                                                                                                                                                                                                                                                              |
|                                                 | PLL to PLLC                                                                                                                                                                                                                                                                                                                |
|                                                 | DELAYF to DELAYD for Dynamic Delay                                                                                                                                                                                                                                                                                         |
|                                                 | ECLKSYNCB to ECLKSYNCA                                                                                                                                                                                                                                                                                                     |
|                                                 | CLKDIVF to CLKDIVA                                                                                                                                                                                                                                                                                                         |
|                                                 | DLLDEL to DLLDELA                                                                                                                                                                                                                                                                                                          |
|                                                 | DDRDLL to DDRDLLA                                                                                                                                                                                                                                                                                                          |
| Lattice Avant External Memory DDRPHY Interfaces | Updated Table 6.7. Lattice Avant Memory Interface Mapping.                                                                                                                                                                                                                                                                 |



| Section                                        | Change Summary                                                                                                                                         |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O Logic (DDR) User Primitives and Attributes | • Updated Table 8.2. DELAYD Ports, Table 8.6. DELAYF Ports, Table 8.8. IMONDELAY Ports, and Table 8.12. DLLDELA Ports.                                 |
|                                                | <ul> <li>Updated Table 8.34. Memory DDR User Primitives for DQ/DQS and CA per Memory DDR<br/>Interface to add the 'UDIMM/SODIMM' primitive.</li> </ul> |
| References                                     | Added links to web pages and other documents.                                                                                                          |
| Technical Support Assistance                   | Added link to the Lattice Answer Database.                                                                                                             |

#### Revision 0.84, June 2023

| Section                                         | Change Summary                                                                                                                                            |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| High-Speed I/O Interface Building Blocks        | Changed OctalSPI to xSPI.                                                                                                                                 |
| Lattice Avant External Memory DDRPHY Interfaces | <ul> <li>Added Table 6.7. Lattice Avant Memory Interface Mapping.</li> <li>Removed Figure 6.4. Lattice Avant Memory Interface Mapping Diagram.</li> </ul> |
| References                                      | Added reference to the Avant-E web page.                                                                                                                  |

#### Revision 0.83, April 2023

| Section                                                         | Change Summary                                                                                                                                                        |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inclusive Language                                              | Added this section.                                                                                                                                                   |
| High-Speed I/O Interface Building Blocks                        | Changed output delay from '15.5 ps' to '12.5 ps' in Input/Output DELAY section.                                                                                       |
| Lattice Avant External Memory<br>DDRPHY Interfaces              | <ul> <li>Removed DDRPHY Data Gearing Ratio section.</li> <li>Removed the SSTL type 'SSTL15D in DDR3L' from DDR Memory Interface Pinout Guidelines section.</li> </ul> |
| Using IP Catalog to Build and Plan<br>High-Speed DDR Interfaces | Updated Table 7.5. DDR_MEM General Tab Parameters to remove POD11.                                                                                                    |

#### Revision 0.82, March 2023

| Section                         | Change Summary                                                                          |
|---------------------------------|-----------------------------------------------------------------------------------------|
| Introduction                    | Removed support for LPDDR2 and LPDDR3.                                                  |
| Acronyms in This Document       | Corrected definition for DDRPHY.                                                        |
|                                 | Added LPDDR and its definition.                                                         |
| Introduction                    | Removed support for LPDDR2 and LPDDR3.                                                  |
| Lattice Avant External Memory   | Removed support for LPDDR2 and LPDDR3.                                                  |
| DDRPHY Interfaces               | Removed the parameter LPDDR2_DFI_ADDR_BITS from Table 6.1. Pin Description.             |
|                                 | Removed the pins dfi_address/_p2 and dfi_address_p1/p3 from Table 6.2. DDRPHY           |
|                                 | Interface Main Signals Description.                                                     |
|                                 | Removed LPDDR2 and LPDDR3 from Table 6.5. DDR Standard Data Lane Pin Counts.            |
|                                 | Removed LPDDR2 and LPDDR3 from Table 6.6. DDR Standard CA Lane Pin Counts.              |
|                                 | Renamed the section PVT Calibration to HPIO External Resistance for PVT Calibration and |
|                                 | revised the content to add LPDDR4 LVST_I/LVSTL_II for PVT calibration.                  |
|                                 | Added Figure 6.8. External Reference Resistor for LPDDR4 LVST_I/LVSTL_II.               |
| I/O Logic (DDR) User Primitives | Removed LPDDR2 and LPDDR3 from Table 8.34. Memory DDR User Primitives for DQ/DQS        |
| and Attributes                  | and CA per Memory DDR Interface.                                                        |
|                                 | Removed LPDDR2 and LPDDR3 from Figure 8.17. Lattice Avant MDDR Interface.               |
|                                 | Removed the 'User Primitive: DDRPHY16A, DDRPHY32A, and DDRPHY64A'section                |



| Section                      | Change Summary                                                                                                         |
|------------------------------|------------------------------------------------------------------------------------------------------------------------|
| References                   | Added References section to add 'Lattice Avant Memory Controller IP Core Radiant SW (FPGA-IPUG-02208)' as a reference. |
| Technical Support Assistance | Removed 'https://'from the FAQ URL link.                                                                               |

#### Revision 0.81, December 2022

| Section                                                         | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| All                                                             | Updated the document to provide detailed information on Lattice Avant-E features only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| High-Speed I/O Interface Building<br>Blocks                     | <ul> <li>Updated the ECLK figures to show Lattice Avant-E features only.</li> <li>Updated delay cells in the Input/Output DELAY section</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| High-Speed DDR Interface Details                                | <ul> <li>Updated all figures of 'static delay and dynamic delay options for this interface' to show Lattice Avant-E features only.</li> <li>Updated list in the GDDRX1_RX.SCLK.Centered, GDDRX2_RX.ECLK.Centered, GDDRX4_RX.ECLK.Centered and GDDRX5_RX.ECLK.Centered section.</li> <li>Updated list in the GDDRX1_RX.SCLK.Aligned, GDDRX2_RX.ECLK.Aligned, GDDRX4_RX.ECLK.Aligned and GDDRX5_RX.ECLK.Aligned section.</li> <li>Updated list in the GDDRX1_TX.SCLK.Centered, GDDRX2_TX.ECLK.Centered, GDDRX4_TX.ECLK.Centered and GDDRX5_TX.ECLK.Centered section.</li> <li>Updated list in the GDDRX1_TX.SCLK.Aligned, GDDRX2_TX.ECLK.Aligned, GDDRX4_TX.ECLK.Aligned and GDDRX5_TX.ECLK.Aligned section.</li> </ul> |
| Lattice Avant External Memory<br>DDRPHY Interfaces              | <ul> <li>Updated Table 6.2. DDRPHY Interface Main Signals Description.</li> <li>Added the DDR3L Memory Interface Termination Guidelines section.</li> <li>Added the DDR4/LPDDR4 Memory Interface Termination Guidelines section.</li> <li>Added the DDR Memory Interface Pinout Guidelines section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                        |
| Using IP Catalog to Build and Plan<br>High-Speed DDR Interfaces | <ul> <li>Updated the figures to show the latest Module sdr Version 2.0.0.</li> <li>Updated Table 7.5. DDR_MEM General Tab Parameters.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| I/O Logic (DDR) User Primitives and Attributes                  | <ul> <li>Updated Table 8.1. Software Primitives.</li> <li>Updated the Memory DDR Primitive section to only describe DDR4 and LPDDR4 user prims.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Revision 0.80, June 2022

| Section | Change Summary       |
|---------|----------------------|
| All     | Preliminary release. |



www.latticesemi.com