

# Safety-critical Control in Mixed Criticality Embedded Systems

An evaluation of the  $\mathrm{EMC^2}$  development platform used in vehicle platooning

Master Thesis Royal Institute of Technology Stockholm, Sweden

Emil Hjelm emilhje@kth.se

May 12, 2017



#### Master Thesis MMK2017:Z MDAZZZ

#### Safety-critical Control in Mixed Criticality Embedded Systems

#### Emil Hjelm

| Approved: Examiner: Su  |                 | Supervisor:    |  |
|-------------------------|-----------------|----------------|--|
| (datum) Martin Törngren |                 | Bengt Eriksson |  |
|                         | Uppdragsgivare: | Kontaktperson: |  |
|                         | Alten           | Detlef Scholle |  |

### Abstract

Modern automotive systems contain a large number of Electronic Control Units, each controlling a specific system of a specific criticality level. To increase computational efficiency it is desired to combine multiple applications into fewer ECUs, this leads to mixed criticality embedded systems. The assurance of safety critical applications not being affected by non-critical applications on the same system is crucial.



#### Examensarbete MMK2017:Z MDAZZZ

# Säkerhetskritisk kontroll i blandkritiska inbyggda system

### Emil Hjelm

| Godkänt: | Godkänt: Examinator: Handledare: |                |
|----------|----------------------------------|----------------|
| (datum)  | Martin Törngren                  | Bengt Eriksson |
|          | Uppdragsgivare:                  | Kontaktperson: |
|          | Alten                            | Detlef Scholle |

## Sammanfattning

Denna del kommer att inehålla en sammanfattning av arbetet på svenska.

## Preface

Credit where credit is due.

Emil Hjelm Stockholm

## Contents

| P            | refac | e                                           | iii |
|--------------|-------|---------------------------------------------|-----|
| $\mathbf{A}$ | bbre  | viations                                    | ix  |
| 1            | Intr  | roduction                                   | 1   |
|              | 1.1   | Background                                  | 1   |
|              |       | 1.1.1 Definition of safety-critical systems | 2   |
|              |       | 1.1.2 Different levels of criticality       | 2   |
|              |       | 1.1.3 EMC <sup>2</sup> development board    | 3   |
|              |       | 1.1.4 Platooning                            | 3   |
|              | 1.2   | Problem statement                           | 3   |
|              | 1.3   | Purpose                                     | 4   |
|              | 1.4   | Goals                                       | 4   |
|              |       | 1.4.1 Team goal                             | 5   |
|              |       | 1.4.2 Individual goal                       | 5   |
|              | 1.5   | Scope                                       | 5   |
|              | 1.6   | Research design                             | 5   |
|              | 1.7   | Ethical considerations                      | 5   |
| 2            | Stat  | te of the art                               | 6   |
|              | 2.1   | Mixed criticality systems                   | 6   |
|              |       | 2.1.1 Economical benefits of MCS            | 6   |
|              |       | 2.1.2 Sharing processor                     | 7   |
|              | 2.2   | Standards                                   | 9   |
|              |       | 2.2.1 IEC 61508                             | 9   |
|              |       | 2.2.2 ISO 26262                             | 10  |
|              |       | 2.2.3 AUTOSAR                               | 11  |
|              | 2.3   | Hypervisors                                 | 12  |
|              |       | 2.3.1 SafeG                                 | 12  |
|              |       | 2.3.2 SICS Thin hypervisor                  | 14  |
|              |       | 2.3.3 Sierra visor                          | 14  |

|   |     | 2.3.4 Xen hypervisor                     |     |
|---|-----|------------------------------------------|-----|
|   |     | 2.3.5 Xen zynq                           | .6  |
|   |     |                                          | 6   |
|   | 2.4 | y .                                      | 6   |
|   | 2.5 | 8                                        | 8   |
|   |     | 1 0                                      | 8   |
|   |     | 2.5.2 Safety requirements for platooning | .8  |
| 3 | Cur | erent system 2                           | 0   |
|   | 3.1 | Soft overview                            | 20  |
|   | 3.2 | Hardware                                 | 20  |
|   | 3.3 | TrustZone                                | 1:  |
|   | 3.4 | Operative systems                        | 22  |
|   | 3.5 | Hypervisor                               | 22  |
|   | 3.6 | Build procedure                          | 24  |
| 4 | Sys | tem design 2                             | 7   |
|   | 4.1 | Operative system functions               | 27  |
|   |     | 4.1.1 Longitudinal control               | 27  |
|   |     | 4.1.2 Lane detection                     | 27  |
|   |     | 4.1.3 Lateral control                    | 27  |
|   |     | 4.1.4 Data aggregation                   | 28  |
|   |     |                                          | 28  |
|   | 4.2 | Hardware implemented functions           | 28  |
|   |     | 4.2.1 Decoder                            | 28  |
|   |     | 4.2.2 Pulse Width Modulation             | 28  |
|   |     | 4.2.3 LIDAR                              | 28  |
|   |     | 4.2.4 Communication                      | 28  |
|   | 4.3 | Overview design                          | 29  |
| 5 | Imp | olementation 3                           | 1   |
|   | 5.1 | Platform                                 | 31  |
|   | 5.2 |                                          | 31  |
|   | 5.3 | System overview                          | 32  |
|   | 5.4 |                                          | 32  |
| 6 | Res | ults 3                                   | 3   |
| 7 | Dis | cussion 3                                | 4   |
|   | 7.1 | Information retrieval                    | 34  |
|   | 7.2 | Htilization 3                            | 2.4 |

|   | 7.3 | Errors                                | 34 |
|---|-----|---------------------------------------|----|
| 8 | Fut | ure work                              | 35 |
|   | 8.1 | MCS using virtualization              | 35 |
|   | 8.2 | MCS using other means of partitioning | 35 |
|   | 8.3 | Amount of criticality levels          | 35 |
|   | 8.4 | Economical benefits for pursuing MCS  | 36 |

# List of Figures

| 2.1 | Percentage of schedulable tasks. [7]                           | 9  |
|-----|----------------------------------------------------------------|----|
| 2.2 | AUTOSAR. [5]                                                   | 12 |
| 2.3 | SafeG and TrustZone                                            | 13 |
| 2.4 | Distribution of Google searches for "verilog" vs "vhdl" in the |    |
|     | world                                                          | 17 |
| 3.1 | Overview of the interfaces between the PS and PL regions. [37] | 21 |
| 3.2 | Flowchart of the boot sequence of the CPU. [37]                | 23 |
| 3.3 | Overview of the MCS in place. [37]                             | 24 |
| 3.4 | System build procedure. [37]                                   | 26 |
| 4.1 | Overview of the different functions to be implemented          | 29 |
| 4.2 | Sequence diagram of the various hardware and software func-    |    |
|     | tions                                                          | 30 |

## List of Tables

| 2.1 | ASIL as a function of severity, probability and controllability. | 10 |
|-----|------------------------------------------------------------------|----|
| 2.2 | ASIL cost heuristics                                             | 11 |
| 2.3 | WCET of switching OS. [27]                                       | 14 |

## Abbreviations

#### Abbreviation Description ECU Electronic Control Unit MCS Mixed Criticality System $EMC^2$ Embedded Multi-Core systems for Mixed Criticality applications in dynamic and changeable real-time environments Real-Time Operating System RTOS GPOS General Purpose Operating System FPGA Field Programmable Gate Array SILSafety Integrity Level Automotive Safety Integrity Level ASILDALDevelopment Assurance Level VMM Virtual Machine Monitor EMC<sup>2</sup> Development Platform $EMC^2DP$ RM Rate Monotonic DM Deadline Monotonic FPFixed Priority EDF Earliest Deadline First AUTOSAR AUTomotive Open System ARchitecture

## Chapter 1

## Introduction

This chapter will introduce the subject of mixed criticality embedded systems and the EU project "EMC<sup>2</sup>" to the reader.

## 1.1 Background

Today, modern automotive systems contain around 70-100 Electric Control Units (ECU)s [24]. Each ECU controls a subsystem of a specific criticality level such as safety-critical anti-lock brake system, or non-critical entertainment systems [32]. Having the ECUs isolated ensures that the numerous critical and non-critical applications do not interfere with each other, thus it is a simple task to certify an individual ECU. However, this approach leads to an inefficient use of system resources and expensive system implementation [10]. In order to lower the cost of the collective system and increase system efficiency (utilization), applications of different criticality levels can be integrated into a single hardware platform, leading to a Mixed Criticality System (MCS). However, this approach increases system complexity, and hinders the certification of safety-critical systems [37]. To enable design, test, and certification of MCS, spatial and temporal partitioning can be used in the architecture of the system.

Protecting the integrity of a component from the faults of another is desired in all systems hosting multiple applications. However, it is of higher significance if the different applications have different criticality levels. Without such protection all components on the same system would need to be engineered to the standards of the highest criticality level, potentially massively increasing development costs [10].

The EU project "Embedded Multi-Core systems for Mixed Criticality applications in dynamic and changeable real-time environments" (EMC<sup>2</sup>) was founded in order to "find solutions for dynamic adaptability in open systems, provide handling of mixed criticality applications under real-time conditions, scalability and utmost flexibility, full scale deployment and management of integrated tool chains, through the entire lifecycle" [32].

#### 1.1.1 Definition of safety-critical systems

The term "safety-critical system" has many definitions, most quite similar. Most definitions relate to systems with the potential to harm humans if the system malfunctions. According to [14] it is defined as "A system in which any failure or design error has the potential to lead to loss of life." Further, [11] defines safety-critical systems as "A computer, electronic or electromechanical system whose failure may cause injury or death to human beings." A Wikipedia article, [34], defines a safety-critical system (or "life-critical system") as a system whose failure or malfunction may result in one (or more) of the following outcomes:

- death or serious injury to people
- loss or severe damage to equipment/property
- environmental harm

In this thesis, a safety-critical system will be defined as "a system whose failure may cause injury or death to human beings."

#### 1.1.2 Different levels of criticality

Different names of levels of criticality are typically Safety Integrity Level (SIL), Automotive Safety Integrity Level (ASIL) and Development Assurance Level (DAL). The IEC 61508 standard [17] defines four different levels and the ISO 26262 standard [20] and the DO-178C standard [13] define five different levels each. These levels range from low or no hazard up to life-threatening or fatal in the event of a malfunction requiring the highest level of assurance that the dependent safety goals are sufficient and have been achieved.

The number of criticality levels in the implementation part of this thesis will be restricted to two: "safety-critical" and "non-critical". This is due to the constraints presented in section 1.1.3 and 1.5.

### 1.1.3 EMC<sup>2</sup> development board

As a part of the EMC<sup>2</sup> project, Alten has developed a system for handling applications of mixed criticality on the same piece of hardware. The MCS developed at Alten is implemented on a Xilinx Zynq-7000 [36]. The development board is called EMC<sup>2</sup> Development Platform, or EMC<sup>2</sup>DP. It employs two operating systems to handle applications of different criticality. A General Purpose Operating System (GPOS) for non-critical applications and a Real-Time Operating System (RTOS) for safety-critical applications. A Virtual Machine Monitor (VMM) is used to alternate between the two.

Resources on the board are separated between safety-critical and non-critical via ARM TrustZone [3].

For more detailed information, see chapter 3 or the report by Zaki [37].

#### 1.1.4 Platooning

"The platooning concept can be defined as a collection of vehicles that travel together, actively coordinated in formation. Some expected advantages of platooning include increased fuel and traffic efficiency, safety and driver comfort" [9].

#### 1.2 Problem statement

An ideal MCS ensures partitioning between different criticality levels while still sharing resources efficiently. This leads to the underlying research question:

• "How, in a disciplined way, to reconcile the conflicting requirements of partitioning for safety assurance and sharing for efficient resource usage?" [10]

The MCS developed at Alten (EMC<sup>2</sup>DP) 1.1.3 switches Operative System (OS) to enable partitioning between safety-critical and non-critical applications, which takes about 2  $\mu s$ . This mode switch introduces additional deadlines which makes processor scheduling more difficult.

To evaluate the performance of the system, a distance keeping control algorithm for platooning will be implemented on it. A demonstrator will be constructed in the form of a RC car capable of following a vehicle in front

of it at a specified distance. If the lead car exceeds a predefined maximum speed or deviates from the road, the following car should not exceed the maximum speed. The performance of the embedded controller and the control algorithm will be measured when running the algorithms on the dual-OS and on one OS.

It should be verified that no matter the computational load and eventual crashes of the Linux based non-critical system, the distance keeping algorithm on the RTOS should never crash.

This problem leads to the research question:

• How well can a safety-critical control system perform when implemented on a mixed criticality system using virtualization?

alternatively:

• Is virtualization an efficient approach when trying to reconcile the conflicting requirements of partitioning for safety assurance and sharing for efficient resource usage when implementing a safety-critical control system?

### 1.3 Purpose

Reducing the amount of computers in automotive systems would have many effects. Manufacturing costs would decrease and with fewer physical components maintenance costs would also decrease. However, the system complexity would increase and thereby increasing time and cost to design the system.

SafeCOP (Safe Cooperating Cyber-Physical Systems) is an European project that targets cyberphysical systems-of-systems whose safe cooperation relies on wireless communication [26]. SafeCOPs Use Case 3 (UC3) regarding "Vehicle control loss warning" together with the EMC2 goals tie well in with the problem statement and use case described in 1.2.

#### 1.4 Goals

In this project there are both team goals and individual goals that do not always necessarily align with each other.

#### 1.4.1 Team goal

The team consists of five master thesis students. The students areas of work are: control theory and system modeling, data aggregation, safety-critical communication in MCS, lane detection and finally safety-critical control in MCS. Together the team will build a vehicle capable of following a vehicle ahead of it while keeping inside road markers.

#### 1.4.2 Individual goal

Verify quantitatively the performance of safety-critical distance keeping controller, see section 1.6. Solve the problems described in section 1.2.

## 1.5 Scope

The work of this thesis and the implementation on the demonstrator will build upon the work of Youssef Zaki [37].

The embedded computer is constrained to the Xilinx Zynq-7000 SoC [36]. The hypervisor used is constrained to SafeG [30] and the RTOS is constrained to FMP [29].

## 1.6 Research design

The plan is to conduct an confirmatory investigation using quantitative data/operations with a deductive approach. This is a quantitative research method. [16].

#### 1.7 Ethical considerations

When designing a MCS it is crucial to ensure that errors made by a lower criticality application cannot propagate to higher criticality applications. This could have catastrophic consequences. Because of this the requirement of partitioning must have higher priority than the need of sharing.

## Chapter 2

## State of the art

This chapter will go through relevant articles and already known knowledge on the subject of mixed criticality systems, vehicle platooning and safety standards in the automotive industry.

### 2.1 Mixed criticality systems

A MCS is achieved by letting applications of different criticality share resources. These resources could be the processor, memory, peripherals, input/output ports etc. The most explored area is sharing the CPU between multiple criticality levels [10]. The benefit of combining previously distributed systems is higher resource efficiency, which leads to economical benefits.

#### 2.1.1 Economical benefits of MCS

Potential benefits with pursuing MCS as opposed to distributed systems are reduced physical space required, reduced weight, reduced heat generation, reduced power consumption and reduced production costs [10]. This would all ultimately lead to economical benefits.

Potential downsides are increased complexity which could lead to higher system design costs. Building applications on the same platform to share resources could require engineering teams to work more closely together, potentially leading to administrative difficulties and costs. This needs to be investigated and could vary from industry to industry. To combat the potential downsides, the EMC<sup>2</sup> project aims at creating platforms for easier development of MCS.

The  $EMC^2$  project lists several goals [33]:

- Reduce the cost of the system design by 15%
- Reduce the effort and time required for re-validation and re-certification of systems after making changes by 15%
- Manage a complexity increase of 25% with 10% effort reduction
- Achieve cross-sectorial reusability of Embedded Systems devices and architecture platforms that will be developed using the ARTEMIS JU results.

#### 2.1.2 Sharing processor

To deal with many different tasks needing processor time, different schedulers can be used to appropriately distribute processor time among the tasks.

#### Conventional scheduling

The simplest scheduling algorithm is First In First Out (FIFO). As the name suggests, the first task to enter the queue is also executed first, and executes until it is finished [4].

Another simple scheduling algorithm is Fixed Priority (FP). Each task is assigned a priority level, and the task with the highest priority in the queue is allowed to execute [25].

The scheduling algorithm Rate Monotonic (RM) assigns a priority level to a task depending on its frequency. Higher frequency leads to higher priority. The algorithm was proven optimal under the assumption that the deadline of every task coincided with its rate [25].

Deadline Monotonic (DM) assigns a priority level to a task depending on its deadline. Shorter deadline leads to higher priority [25].

Earliest Deadline First (EDF) is a dynamic scheduling algorithm that executes the task with the least amount of time left until its deadline.

Round Robin (RR) scheduling lets each task in the job queue execute for a predefined amount of time (called a time quanta), and if a task does not complete it is preempted and placed back in the queue waiting for its next time slot [22].

#### Mixed criticality scheduling

The area of sharing the processor in MCS was first explored by Steve Vestal [31] in 2007. His paper showed that neither Rate Monotonic (RM) nor Deadline Monotonic (DM) priority assignment was optimal for MCS.

In 2008 Baruah and Vestal [8] showed that EDF (Earliest Deadline First) does not dominate FP when criticality levels are introduced, and that there are feasible systems that cannot be scheduled by EDF.

One MCS scheduling algorithm is Criticality Monotonic Priority Ordering (CrMPO). Tasks are assigned priorities first according to criticality (highest criticality first) and then according to deadline (shortest deadline first). Static Mixed Criticality with no run-time monitoring (SMC-NO) is the scheduler that was Vestal's original approach [31]. Another scheduler is SMC with run-time monitoring (abbreviated only as SMC). Yet another scheduling algorithm is Adaptive Mixed Criticality (AMC), described Baruah, Burns and Davis [7]: "To summarise the main difference between SMC and AMC, in SMC any LO-critical task is descheduled if it executes for more than C(LO). While in AMC, all LO-critical tasks are descheduled if any job (from any task) executes for more than C(LO). If a HI-critical job executes for more than C(LO) (but no greater than C(HI)) then, under SMC, LO-critical tasks continue to execute but may miss their deadlines; but under AMC they stop executing."

To evaluate the performance of the different scheduling algorithms Baruah, Burns and Davis [7] tested the scheduling algorithms AMC, SMC and CrMPO for scheduling sporadic tasks of a taskset of 20 tasks where on average 50% where of high criticality and 50% where of low criticality. The tasks of high criticality where allowed an execution time that was twice its low criticality execution time. The comparison of the performance of the schedulers can be seen in Figure 2.1. In the graph the UB-H&L line bounds the maximum possible number of schedulable task sets.



Figure 2.1: Percentage of schedulable tasks. [7]

For a more complete review of work done on MCSs with a shared processor, see the paper by Burns [10].

#### 2.2 Standards

Safety practices are becoming more regulated as industries adopt a standardized set of practices for designing and testing products. To ensure safe and secure practices in industries, safety standards are becoming more regulated. Different standards address different areas. Below, the two safety standards IEC 61508 and ISO 26262 will be described.

#### 2.2.1 IEC 61508

IEC 61508 [17] is intended to be a basic functional safety standard for electrical and electronic systems applicable to all kinds of industry. It defines

four different safety integrity levels, SIL 1 being the least dependable up to SIL 4 which is the most dependable level.

#### 2.2.2 ISO 26262

ISO 26262 [20] addresses the needs for an automotive-specific international standard that focuses on safety critical components. ISO 26262 is a derivative of IEC 61508.

#### **ASILs**

ISO 26262 describes five different Automotive Safety Integrity Levels (ASIL) relating to hazard and risk. Ranked from lowest (no) hazard to highest hazard, these levels are: QM, A, B, C and D. A function is assigned an ASIL depending on the severity if the function fails, the probability that the function fails and the controllability of the function, see table 2.1.

| Severity | Probability | Controllability |    |    |
|----------|-------------|-----------------|----|----|
| Severity | Fiobability | C1              | C2 | С3 |
|          | E1          | QM              | QM | QM |
| S1       | E2          | QM              | QM | QM |
| 51       | E3          | QM              | QM | A  |
|          | E4          | QM              | A  | В  |
|          | E1          | QM              | QM | QM |
| S2       | E2          | QM              | QM | A  |
| 52       | E3          | QM              | A  | В  |
|          | E4          | A               | В  | С  |
|          | E1          | QM              | QM | A  |
| S3       | E2          | QM              | A  | В  |
| 53       | E3          | A               | В  | С  |
|          | E4          | В               | С  | D  |

Table 2.1: ASIL as a function of severity, probability and controllability.

The various integrity levels can be translated into integers (ASIL QM = 0; A = 1; B = 2; C = 3 and D = 4). If a hazard requires several components to fail, the added ASIL of these components is used to determine if there is an violation, assuming the components faults are statistically independent of each other. For example, a safety level ASIL B can be met by two independent components which each individually only meet ASIL A (and thus

effectively A + A = B). [6]

The different ASILs can relate to cost according to various cost heuristics, see table 2.2.

| Cost Heuristic      | $\mathbf{Q}\mathbf{M}$ | A  | В   | $\mathbf{C}$ | D     |
|---------------------|------------------------|----|-----|--------------|-------|
| Linear              | 0                      | 10 | 20  | 30           | 40    |
| Logarithmic         | 0                      | 10 | 100 | 1000         | 10000 |
| Experimental-I [6]  | 0                      | 10 | 20  | 40           | 50    |
| Experimental-II [6] | 0                      | 20 | 30  | 45           | 55    |

Table 2.2: ASIL cost heuristics.

#### Freedom from interference

In ISO 26262, Part 1, Definition 1.49, freedom from interference is defined as: Absence of cascading failures between two or more elements that could lead to the violation of a safety requirement. A cascading failure is defined as "failure of an element of an item causing another element or elements of the same item to fail" (ISO 26262, Part 1, Definition 1.13), and an element is defined as: "system or part of a system including components, hardware, software, hardware parts, and software units" (ISO 26262, Part 1, Definition 1.32)

#### 2.2.3 AUTOSAR

"AUTOSAR (AUTomotive Open System ARchitecture) is a international development partnership of automotive interested parties founded in 2003. It pursues the objective of creating and establishing an open and standardized software architecture for automotive electronic control units (ECUs) excluding infotainment. Goals include the scalability to different vehicle and platform variants, transferability of software, the consideration of availability and safety requirements, a collaboration between various partners, sustainable utilization of natural resources, maintainability throughout the whole "Product Life Cycle"." [5]

The AUTOSAR Architecture distinguishes on the highest abstraction level between three software layers: Application, Runtime Environment (RTE) and Basic Software (BSW) which run on a Microcontroller. [5] See figure 2.2.

• The application software layer is mostly hardware independent.

- The RTE represents the full interface for applications.
- The BSW is divided in three major layers and Complex Drivers: Services, ECU Abstraction and Microcontroller Abstraction. Services are divided furthermore into functional groups representing the infrastructure for System, Memory and Communication Services.



Figure 2.2: AUTOSAR. [5]

## 2.3 Hypervisors

A virtual machine monitor, or hypervisor, can be seen as an interface between the operative systems and the hardware of a system. In order to facilitate for multiple operative systems of different criticality an appropriate hypervisor should be used. A system will only be as secure as its hypervisor, so it is important that the hypervisor has been engineered to at least the same standards as the most critical functions that will be implemented on the system. Other things to consider is that some hypervisors can accommodate multiple instances of operative systems, and some only facilitate for two. A description of a few available open-source hypervisors will follow.

#### 2.3.1 SafeG

SafeG is a hypervisor developed by the TOPPERS group of Nagoya University in Japan [30]. It can host two operating systems on the same hardware,

partitioning them into Trusted and Non-Trusted zones (sometimes called Trusted and Non-Trusted "worlds") via ARM TrustZone [3]. This provides full system access to the software running in Trusted state, and limits the access and capabilities of the software running in Non-Trusted state.

Figure 2.3 depicts the SafeG architecture. It shows a simplified view of a TrustZone enabled ARM processor together with partitioned memory and device IO.



Figure 2.3: SafeG and TrustZone.

The features of SafeG as described on their website are as follows [30]:

- Enables the concurrent execution of RTOS and GPOS on either single-core or multi-core ARM-based platforms.
- Devices and memory regions that are configured as Secure are protected against illegal GPOS accesses.
- Normal world devices can be accessed from both GPOS (Non-Trusted) and RTOS (Trusted) software.
- Real-time requirements are guaranteed in RTOS (Trusted) via the utilization of FIQ and IRQ interrupts, where FIQ interrupts are issued for RTOS and IRQ interrupts are issued for GPOS. While in the Trusted state, IRQ interrupts are disabled so that GPOS can not disturb the execution of the RTOS. Therefore, GPOS only executes when the RTOS issues the Secure Monitor Call (SMC) instruction, which causes the SafeG monitor to switch from the Trusted world (RTOS) to the Non-Trusted world (GPOS). Furthermore, FIQ interrupts are active during the execution of GPOS, which enables RTOS to retake control of the system. For example, a cyclic execution of RTOS/GPOS can be controlled by an FIQ interrupt of a system timer.

- GPOS does not require any major changes, and can execute with minimal overhead.
- Includes an efficient guest-to-guest communication mechanism (i.e. referred to as SafeG COM).

The RTOS tasks are statically mapped to a processor during compilation, while the GPOS uses all available virtual CPUs in Symmetric Multi-Processor mode.

The SafeG Monitor is the gateway between the GPOS and the RTOS. During the switch operation, it is responsible for saving the state of one zone and loading the state of the other. According to TOPPERS [27], the WCET of switching the OS is just under  $2\mu s$ , see table 2.3.

| Switch path              | WCET       |
|--------------------------|------------|
| Switch from RTOS to GPOS | $1.5\mu s$ |
| Switch from GPOS to RTOS | $1.7\mu s$ |

Table 2.3: WCET of switching OS. [27]

### 2.3.2 SICS Thin hypervisor

SICS Thin Hypervisor (STH) is a light-weight hypervisor designed for ARM-based devices [12]. STH runs directly on top of the hardware (bare metal), and achieves system virtualization through paravirtualization. STH allows for more than two guests to run on top of the hypervisor.

There is no graphical support and all communication with the kernel is done through the UART.

The current version of STH supports ARMv5 (926EJ-S) and ARMv7 Cortex-A8 only, but due to its flexible nature and minimal layer of hardware abstraction it is easily migrated to other platform [12].

#### 2.3.3 Sierra visor

Sierraware offers a bare metal universal hypervisor (SierraVisor) that is available as open-source under the GNU GPL v2 license or with a commercial license [33]. It supports paravirtualization, TrustZone virtualization, and hardware assisted virtualization. SierraVisor is compatible with Cortex-

A9/A15 and ARM11 based SoCs, but only Cortex-A15 supports the hardware assisted virtualization option \* . The TrustZone virtualization approach allows for the integration of guest operating systems without any kernel modifications. Each guest kernel and applications run in their usual privilege mode, supervisor and user mode respectively. Furthermore, each guest executes in an isolated container with low overhead.

#### 2.3.4 Xen hypervisor

The Xen hypervisor is widely used in enterprise and is now making its way to embedded systems. It was developed in Cambridge University, and is available as open-source software under the the general public license (GNU). The Xen hypervisor is implemented as the guest console architecture, as discussed in subsection 4.2.4. The hypervisor layer is a thin software layer that resides above the hardware layer. It is the first program that runs after the bootloader, and is responsible for managing the CPU, Memory, and interrupts. By default, the Xen hypervisor uses Credit as the CPU scheduler, which allows the user to allocate a percentage of the CPU time for each VM, or allow the hypervisor to automatically balance the workload across active CPUs in the system. Alternatively, the user can specify Simple Earliest Deadline First (SEDF) algorithm for the scheduler. However, the load-balancing feature will be unavailable [28]. The hypervisor is responsible for launches Dom0, which is a special virtual machine that has privileged access rights to the physical I/O resources. It handles I/O accesses and interacts with the other virtual machines. All other VM instances operate in Domain U (DomU), which runs in unprivileged mode. The guest virtual machines can be either paravirtualized (PV) or fully virtualized a.k.a. Hardware-assisted Virtual Machine (HVM). The PV guest are modified operating systems such as: Linux, Solaris, FreeBSD, or other UNIX operating systems. In order to facilitate I/O sharing, Xen uses split-driver architecture. This approach manges I/O accesses of DomU PV guests. The split-driver technique divides the driver into a front-end, located in the DomU PV guest, and a back-end, located in the Dom0 guest. DomU PV guests are aware that they do not have direct access to the hardware and that they are running alongside other virtual machines on the same hardware. However, DomU HVM guests are unaware of the presence of other VMs, and of the fact that they are sharing hardware resources. Instead of split-drivers, in the HVM architecture, a special daemon is started in Dom0 guest for each DomU HVM guest. The Xen hypervisor is available for both Intel and ARM devices. However, it is not recommended to use Xen with devices that do not contain IOMMU units because the hypervisor can be easily subverted by DMA capable devices [29].

#### 2.3.5 Xen zynq

The open-source Xen hypervisor has recently been ported to the new Xilinx Zynq Ultrascale+Multi-Processor System-on-Chip (MPSoC) device [30]. Xen Zynq Distribution is released under the GNU General Purpose License 2 (GPL2). The processing platform features a quad-core ARM Cortex-A53, a dual-core ARM Cortex-R5, a Mali-400MP2 GPU, and FPGA fabric that supports run-time reconfiguration. This device is the successor of Xilinx Zynq SoC, which features a dual-core Cortex-A9 processor and FPGA fabric.

#### 2.3.6 SEL4 microkernel

The sel4 microkernel is based on the L4 microkernel, which is one of the smallest kernels available today. Sel4 is the first formally verified microkernel, which implies that its specification is verified mathematically. Sel follows the "minimality principle", which dictates that the kernel shall only contain functionalities that can not be implemented at the user-level [31]. As a result, the microkernel is small, efficient, and robust. All device drivers are excluded from the microkernel level and execute in unprivileged mode, except for a timer driver and an interrupt controller driver. The microkernel supports a small number of services that enable applications to create and manage threads, virtual memory spaces, and interprocess communication (IPC). Furthermore, sel4 follows a "capability-based access control model" in order to manage the access rights to all kernel services. Capabilities are unforgeable tokens that contain metadata about a specific kernel object, including its access rights. The use of capabilities as a control mechanism allows the system to maintain strong isolation between software components [32]. The sel4 microkernel implements a fixed-priority round-robin scheduler policy, mainly because its current "time" abstraction method is under- developed and does not yield satisfactory results. As proposed in [31], reservations can be added to sel4 in order to provide a suitable temporal isolation solution for realtime systems. Sel4 provides IOMMU support for Intel-based architectures (IA-32), which allows the safe integration of DMA enabled devices. Furthermore, Sel4 can support multicore systems via multikernel bootstrapping. However, this feature is only available for x86 machines; only uniprocessor is supported for ARM-based devices.

## 2.4 Field Programmable Gate Array

A Field Programmable Gate Array (FPGA) is an array of logic gates with reconfigurable interconnects that can be connected to each other. As the name suggests, it is possible to reprogram the physical function of the FPGA "in the field". This is what distinguishes a FPGA from an Application Specific Integrated Circuit (ASIC), an ASIC can not be reprogrammed after manufacturing.

To program the behavior of the FPGA, Hardware Descriptive Language (HDL) is used. The two most widely used HDLs are Verilog and VHDL (VHSIC Hardware Descriptive Language, where VHSIC is an acronym for Very High Speed Integrated Circuit) [13]. Verilog came to existence late 1983. The language was standardized as IEEE standard 1364-1995, and has since been revised and included in IEC/IEEE Behavioural Languages standard 61691 [19]. Work with VHDL formally began in 1981, and in 1987 it was standardized as IEEE-1076. The active standard for VHDL is also part of the IEC/IEEE Behavioural Languages standard 61691 [18]. Using Google Trends [15] with the search terms "vhdl" and "verilog", one can see that Verilog seems to be the more popular language of the two in the USA, India and South Korea, while VHDL is more used in Europe and South America, see Figure 2.4.



Figure 2.4: Distribution of Google searches for "verilog" vs "vhdl" in the world.

A key difference between code running on a processor and code describing functions in a FPGA is that traditional code is executed in serial, where only one computation can be executed at any one time. In a FPGA however, functions can run in parallel. This makes FPGAs excellent for implementation of hardware functions that require high speed and high frequency that you do not want to take up precious processor time.

Some FPGA circuits have non-volatile memory from where the hardware descriptive language is loaded when the circuit is powered up, this means that its configuration is not lost if its power goes down.

### 2.5 Platooning

Platooning, road trains or convoy driving is the concept of a chain of vehicles with no physical connection traveling at a given (short) intermediate distance in order to utilize the reduced air friction behind the vehicle in front. The primary objective for each vehicle with respect to safety is to maintain its distance to the preceding vehicle in the platoon.

#### 2.5.1 Benefits of platooning

Potential benefits of vehicle platooning includes lower fuel consumption, less road space required and more efficient traffic flow.

Using simulations of platooning, Alam, Gattami, and Johansson [1] showed in 2010 that there is a 4.7–7.7% fuel reduction potential in heavy duty vehicle platooning at a set speed of 70 km/h with two identical trucks.

In 2014, Lammert et. al. [23] showed in tests that platooning can result in reduced fuel consumption of up to 5.3% for the lead vehicle and up to 9.7% for following vehicles.

Tests by truck manufacturer Scania have shown that platooning can reduce fuel consumption by up to 12% [28].

### 2.5.2 Safety requirements for platooning

With shorter distance between vehicles, the margin of error also decreases. This puts high requirements on the system controlling the speed of the vehicles in the platoon.

In the article by Alam et al. [2], safe sets for heavy duty vehicle platooning are computed to calculate minimum distance between the vehicles in a

platoon without endangering safety. System uncertainties or varying vehicle parameters, such as mass, air resistance and road gradient, could cause a difference in braking capabilities between the vehicles, thereby changing the shape of the safe sets. If the follower vehicle has a higher braking capacity, it will be able to lie closer without endangering a collision. The minimum safe relative distance is therefore shorter compared to the case of two identical vehicles. However, if the lead vehicle has a greater braking capability the relative distance must be increased significantly. Delays for the platoon control system commonly occur due to detection, transmission, computation, and producing the control command. A delay in the system implies that the lead vehicle will be able to act, change the relative velocity and distance, before the follower vehicle is able to react. A delay can be translated into a shift of the reachable set. However, no change occurs in the follower vehicle's velocity, since it does not react. Depending on the radar and the collision detection algorithm, a worst-case delay is approximately 500 ms for the considered vehicles. Hence, the lead vehicle will be able to reduce the relative velocity by 3.25 m/s and the relative distance by 0.8 m if it is driving 25 m/s at normal mode. Thus if the follower vehicle maintains a distance of at least 2 m, a collision can always be avoided for two identical vehicles [2].

## Chapter 3

## Current system

This chapter will describe the EMC<sup>2</sup> development platform, for more information see the report by Zaki [37].

#### 3.1 Soft overview

The EMC<sup>2</sup> Development Platform (EMC2DP) consists of a Zynq-7000 System on Chip (SoC). Connections. I/O. Bild.

#### 3.2 Hardware

The Zynq-7000 SoC has a Processing System (PS) consisting of a hardwired application processing unit, memory controller, and peripheral devices. The main processing unit is a dual-core Cortex-A9 ARM processor. Connected to the PS region is a Programmable Logic (PL) region. The PL is based on Xilinx's 7-series FPGA technology. Due to the flexible nature of the PL, systems can be designed to reach a new level of performance. For example, the PL region can be used to instantiate standard or custom IP hardware modules that can serve as accelerators for the PS. Additionally, the PL region enables the PS to access system resources that are only accessible by the PL. An overview of the interfaces between the PS and the PL can be seen in Figure 3.1.



Figure 3.1: Overview of the interfaces between the PS and PL regions. [37]

The interfaces between the PS and PL regions can be divided into two categories:

- Functional interfaces: include the Advanced eXtensible Interface (AXI) ports such as AXIGP for general purpose master/slave device interface between PS and PL regions, extended MIO (EMIO) which enable PL IPs to access most I/O peripherals, interrupts, DMA flow control, clocks, and debug interfaces.
- Configuration interfaces: these signals are connected to the configuration block of the PL, which allow the PS to control the configuration of the PL.

Resources are separated as secure and non-secure using ARM TrustZone [3].

#### 3.3 TrustZone

TrustZone is a security feature by ARM that is available in their modern processors [3]. TrustZone sets up a security infrastructure in order to protect

critical system assets from beeing accessed by non-trusted sources. This is achieved by enabling the partitioning of system components, both hardware and software, into either a Secure or Non-Secure zone. Resources that are marked as Non-Secure are not permitted to access Secure resources. This mechanism is enforced by the AMBA3 (Advanced Microcontroller Bus Architecture) AXI bus system. It contains an extra control signal for each of the read and write channels that dictate the access rights Non-secure bus masters to the Secure slaves. Each processor with an enabled TrustZone security extension can be partitioned into a Secure and Non-Secure virtual CPU. The virtual processors execute in a time-multiplexed fashion, and use the "Monitor Mode" state to create a switching mechanism between Secure and Non-Secure zones. [37]

## 3.4 Operative systems

The EMC2DP uses two Operative Systems (OS) to create temporal and spatial separation between safety-critical and non-critical applications using TrustZone. In its current setup the Real-Time Operative System (RTOS) FMP by TOPPERS [29] is used for safety-critical applications. This RTOS follows the uITRON4.0 specification [21], which is a widely used RTOS specification for Japanese embedded systems. For non-critical applications, the General Purpose Operative System (GPOS) Linux kernel 4.4 is used. Instead of Linux another instance of FMP could be used for non-critical applications.

## 3.5 Hypervisor

A hypervisor or Virtual Machine Monitor (VMM) is used to alternate between the safety-critical (S\_OS) and non-critical (NS\_OS) OS. The VMM used is SafeG [30], also developed by TOPPERS. It switches processor state via a hardware switch. See figure 3.2. The switching takes  $2 \mu s$  [27].



Figure 3.2: Flowchart of the boot sequence of the CPU. [37]

The time it takes the VMM to switch processor state bounds the maximum frequency a task can have while the processor still manages to maintain its switching capabilities. The maximum frequency,  $f_{max}$ , can be calculated as

$$f_{max} = \lim_{e_s, e_{ns} \to 0} \frac{1}{e_s + e_{ns} + 2e_{switch}} = 250 \text{ kHz}$$

where  $e_s$  is the computational time of the tasks on the S\_OS,  $e_{ns}$  is the computational time of the tasks on the NS\_OS and  $e_{switch}$  is the time required for the mode-switch.

An basic overview of the hardware and the software of the system can be seen in Figure 3.3.



Figure 3.3: Overview of the MCS in place. [37]

## 3.6 Build procedure

The MCS is built from many different components. Hardware design, applications, virtualization layer, operative systems, boot loaders etc. This section will describe the build procedure.

Xilinx's software Vivado [35] is used to synthesize the hardware design (vhdl or verilog code) into a bitstream file (.bit) in order to configure the PL region of the Zynq. Vivado also produces a set of files that represent the

designed hardware platform, which are used for software development. Xilinx SDK tool is used to create the Board Support Package (BSP) and the First Stage Boot Loader (FSBL) that correspond to the designed system. In general, after the FSBL initialization process completes, and depending on boot sequence, the CPU can do any of the following actions: configure the FPGA, initiate the Second Stage Boot Loader SSBL, or jumps to the first address of the main program. The SDK tool is also used to generate a boot file (BOOT.bin), which must at least contain the FSBL (fsbl.elf). In the implemented system, the BOOT.bin file also includes the bitstream file (system.bit) and the SSBL (uboot.elf \*). Once the system is initialized and the PL is configured, the system starts executing the u-boot instructions present in the BOOT.bin. U-boot is a full system on its own, and has many useful features. In particular, u-boot can be used to load executables and other system files from a remote server into the DDR3 memory using protocols such as Trivial File Transfer Protocol (TFTP), see Figure 3.4.

Figure 3.4 provides a summary of the different dependencies for the system and the required flow for building the system. The keyword "step x" indicates instances where dependencies exists within a build directory. Software tools are indicated by the circular shape, such as Vivado, SDK, and GNU Compiler Collection (GCC) (make).



Figure 3.4: System build procedure. [37]

For more information about the build and the system, see the report by Zaki [37].

# System design

For the system to accomplish the goals stated in 1.2, several hardware and software functions need to be designed and implemented.

For the mixed criticality implementation, the hypervisor SafeG 2.3.1 [30] will be used to alternate between the safety-critical RTOS and the GPOS, as described in section 3.

### 4.1 Operative system functions

This section will describe the functions to be implemented on the OS.

### 4.1.1 Longitudinal control

PID controller Shared information (safe, control signal)

#### 4.1.2 Lane detection

A lane-detecting algorithm will be implemented on a Raspberry Pi that will send data to the Zedboard/EMC2DP. The choice of Raspberry Pi was made because of the amount of open source video processing code available for the platform. For more info, see the report by Ferhatovic [?].

#### 4.1.3 Lateral control

Lateral control will be implemented on the RTOS on the EMC2DP. The function receives the deviation from the center line as calculated by the lane detection algorithm from the Raspberry Pi, and calculates a control signal from this.

#### 4.1.4 Data aggregation

See the report by [?].

#### 4.1.5 Communication

To establish secure communication between the two vehicles in the platoon, WiFi is used. For more information, see the report by [?].

### 4.2 Hardware implemented functions

This section will describe the functions to be implemented on the FPGA.

#### 4.2.1 Decoder

To read the speed of the vehicle, encoders are connected to the wheels. The encoders have a resolution of TODO pulses per revolution. The four encoders will send pulses very quickly and a hardware decoder is needed to process them and send the speed of each wheel to the OS.

#### 4.2.2 Pulse Width Modulation

To control the speed of the motor and the position of the steering servo, Pulse Width Modulation (PWM) is used. Two hardware implemented PWM functions will be needed.

#### 4.2.3 LIDAR

To read the distance to the preceding vehicle, a LIDAR (LIght Detection And Ranging) is used. The LIDAR communicates the distance it is reading via a PWM signal. A hardware function is needed to read the PWM pulse and convert it to a distance.

#### 4.2.4 Communication

WiFi communication is used between the two vehicles in the platoon. To read packages, a WiFi module is used that communicates via UART with the EMC2DP. A MicroBlaze in the FPGA processes the packages and sends the parsed data to the OS via a mailbox. For more information, see the report by [?].

## 4.3 Overview design

An overview of the different functions to be implemented on the Zynq-7000 can be seen in figure 4.1.



Figure 4.1: Overview of the different functions to be implemented.

A sequence diagram of the various dependencies and flow of each function can be seen in figure 4.2.



Figure 4.2: Sequence diagram of the various hardware and software functions.

Processor tasks Dependencies Flow chart

# Implementation

This chapter will describe the implementation of the entire system in the demonstrator.

## 5.1 Platform

UTOR RC car

## 5.2 Electrical schematics

Power supply, physical components

## 5.3 System overview



## 5.4 Build procedure

 Vivado -<br/>į SDK į BOOT.bin į RTOS + GPOS į TFTP į Zedboard/EMC2 board

# Results

This chapter will present results from the demonstrator to the reader. Things to evaluate: Overhead, memory usage, security stuff, economical benefit

## Discussion

Discussion about the results produced by the thesis.

### 7.1 Information retrieval

Printing to SYSLOG takes time and affects the system that's being monitored.

### 7.2 Utilization

Deterministic system - work towards 100%, anything under that: reduce clock frequency to reduce power consumption and reach 100%.

Sporadic system - probably want to be around 50% utilization to maintain 100% schedulability, higher depending on requirements on performance versus requirements on efficiency.

### 7.3 Errors

Unregistered exception, accessing restricted AXI bus address.

## Future work

This chapter will contain thoughts and ideas for future work building on this thesis or in the area of MCS in general.

### 8.1 MCS using virtualization

Facilitate for more than two different criticality levels. Examine different scheduling methods.

### 8.2 MCS using other means of partitioning

Examine limitations for other configurations of MCS, for example different CPUs for different criticality levels.

### 8.3 Amount of criticality levels

Research should be done to investigate how many different levels of criticality, n, to facilitate for on MCS in different industries. In the automotive for example, n should be between 1 and 5 since ISO26262 defines 5 different ASILs. If the applications in a car are spread uniformly across all criticality levels it might be of higher interest to have n closer to 5. Similarly, if the applications are heavily concentrated on a certain criticality level, n probably should be closer to 2.

## 8.4 Economical benefits for pursuing MCS

It is not clear how much the potential economical benefit would be from pursuing MCS. The economical impacts of MCS might be different in different industries. It must be calculated more exactly how large the potential benefits would be to gauge the need for pursuing MCS.

# **Bibliography**

- [1] Assad Alam, Ather Gattami, and Karl H. Johansson. An experimental study on the fuel reduction potential of heavy duty vehicle platooning. In 13th International IEEE Conference on Intelligent Transportation Systems, pages 306–311, September 2010.
- [2] Assad Alam, Ather Gattami, Karl H. Johansson, and Claire J. Tomlin. Guaranteeing safety for heavy duty vehicle platooning: Safe set computations and experimental evaluations. *Control Engineering Practice*, November 2013.
- [3] ARM Ltd. ARM TrustZone, February 2017. https://www.arm.com/products/security-on-arm/trustzone.
- [4] Remzi Arpaci-Dusseau and Andrea Arpaci-Dusseau. Operating Systems: Three Easy Pieces. Arpaci-Dusseau Books, February 2015.
- [5] AUTOSAR. AUTOSAR Homepage, February 2017. http://www.autosar.org/.
- [6] Luís Silva Azevedo, David Parker, Yiannis Papadopoulos, Martin Walker, Ioannis Sorokos, and Rui Esteves Araújo. Exploring the Impact of Different Cost Heuristics in the Allocation of Safety Integrity Levels, pages 70–81. Springer International Publishing, Cham, 2014.
- [7] S. K. Baruah, A. Burns, and R. I. Davis. Response-time analysis for mixed criticality systems. In 2011 IEEE 32nd Real-Time Systems Symposium, pages 34–43, Nov 2011.
- [8] Sanjoy Baruah and Steve Vestal. Schedulability analysis of sporadic tasks with multiple criticality specifications, 2008.
- [9] Carl Bergenhem, Henrik Pettersson, Erik Coelingh, Cristofer Englund, Steven Shladover, and Sadayuki Tsugawa. Overview of platooning systems. In *Proceedings of the 19th ITS World Congress*, Vienna, Austria, October 2012.

- [10] Alan Burns and Robert I. Davis. Mixed criticality systems a review. Available online: https://www-users.cs.york.ac.uk/burns/review.pdf, July 2016.
- [11] Dictionary.com. safety-critical system, January 2017. http://www.dictionary.com/browse/safety-critical-system.
- [12] Viktor Do. SICS Thin Hypervisor Reference Manual Version 0.4, April 2013.
- [13] Software considerations in airborne systems and equipment certification. Standard, Radio Technical Commission for Aeronautics, Washington, DC, USA, December 2011.
- [14] Encyclopedia.com. safety-critical system, January 2017. http://www.encyclopedia.com/computing/dictionaries-thesauruses-pictures-and-press-releases/safety-critical-system.
- [15] Google. Google trends. https://trends.google.com/trends/.
- [16] Anne Håkansson. Portal of research methods and methodologies for research projects and degree projects, July 2013.
- [17] Functional safety of electrical/electronic/programmable electronic safety-related systems parts 1 to 7. Standard, International Electrotechnical Commission, Geneva, CH, April 2010.
- [18] IEC/IEEE International Standard Behavioural languages Part 1-1: VHDL Language Reference Manual. Standard, IEEE, May 2011.
- [19] IEC/IEEE Behavioural Languages Part 4: Verilog Hardware Description Language (Adoption of IEEE Std 1364-2001). Standard, IEEE, 2004.
- [20] Road vehicles functional safety part 9: Automotive safety integrity level (asil)-oriented and safety-oriented analyses. Standard, International Organization for Standardization, Geneva, CH, November 2011.
- [21] ITRON Committee, TRON Association. uITRON4.0 Specification Ver. 4.00.00. http://www.ertl.jp/ITRON/SPEC/FILE/mitron-400e.pdf.
- [22] Leonard Kleinrock. Analysis of a time-shared processor. Naval Research Logistics Quarterly, 11:1, March 1964.

- [23] Michael P. Lammert, Adam Duran, Jeremy Diez, Kevin Burton, and Alex Nicholson. Effect of platooning on fuel consumption of class 8 vehicles over a range of speeds, following distances, and mass. SAE Int. J. Commer. Veh., 7:626–639, 09 2014.
- [24] Max Lemke et al. Mixed criticality systems, report from the workshop on mixed criticality systems, February 2012.
- [25] C. L. Liu and James W. Layland. Scheduling algorithms for multiprogramming in a hard-real-time environment. *Journal of the ACM Volume* 20 Issue 1, pages 46–61, January 1973.
- [26] SafeCOP. SafeCOP part B, October 2016.
- [27] Daniel Sangorrín, Shinya Honda, and Hiroaki Takada. Dual operating system architecture for real-time embedded systems, Jul 2010. http://www.artist-embedded.org/docs/Events/2010/OSPERT/slides/1-1\_NU\_OSPERT2010.pdf.
- [28] Scania. Platooning saves up to 12 percent fuel, December 2015.
- [29] TOPPERS Project, Inc. Introduction to the TOPPERS/FMP kernel, February 2017. https://www.toppers.jp/en/fmp-kernel.html.
- [30] TOPPERS Project, Inc. TOPPERS SafeG, February 2017. https://www.toppers.jp/en/safeg.html.
- [31] Steve Vestal. Preemptive scheduling of multi-criticality systems with varying degrees of execution time assurance, 2007.
- [32] W. Weber, A. Hoess, F. Oppenheimer, B. Koppenhöefer, B. Vissers, and B. Nordmoen. EMC2 a Platform Project on Embedded Microcontrollers in Applications of Mobility, Industry and the Internet of Things. In 2015 Euromicro Conference on Digital System Design, pages 125–130, August 2015.
- [33] Werner Weber. A Platform Project on Embedded Microcontrollers in Applications of Mobility, Industry and the Internet of Things, Mars 2015. https://artemis-ia.eu/publication/download/1131.pdf.
- [34] Wikipedia.com. Life-critical system, January 2017. https://en.wikipedia.org/wiki/Life-critical\_system.
- [35] Xilinx Inc. Vivado Design Suite, March 2017. https://www.xilinx.com/products/design-tools/vivado.html.

- [36] Xilinx Inc. Zynq-7000 All Programmable SoC, February 2017. https://www.xilinx.com/products/silicon-devices/soc/zynq-7000.html.
- [37] Youssef Zaki. An embedded multi-core platform for mixed-criticality systems: Study and analysis of virtualization techniques. Master's thesis, KTH, School of Information and Communication Technology (ICT), 2016.