## Computer Architecture: Assignment 5 Report

## Akshat Karani | Arpit Agrawal

|            | Number of Cycles | Number of Instructions | Number of<br>Data Hazard<br>NOPs | Number of<br>Control<br>Hazard NOPs | Throughput IPC |
|------------|------------------|------------------------|----------------------------------|-------------------------------------|----------------|
| evenorodd  | 259              | 6                      | 3                                | 2                                   | 0.0231         |
| prime      | 1219             | 29                     | 7                                | 26                                  | 0.0237         |
| palindrome | 2062             | 49                     | 23                               | 16                                  | 0.0237         |
| fibonacci  | 3581             | 78                     | 20                               | 34                                  | 0.0217         |
| descending | 11779            | 277                    | 53                               | 218                                 | 0.0235         |

IPC is very small because for each instruction 40 cycles are taken just for InstructionFetch stage.