# A Quantitative Analysis of Shared LLC Pollution by Helper Threaded Data Prefetching on CMPs

Min Cai, Zhimin Gu

Abstract—Helper threaded data prefetching on chip multiprocessors (CMPs), in its most basic form, utilizes the processing power of underutilized neighboring cores that communicate via a shared last level cache (LLC) to improve the performance of a single-threaded program running in a CMP. The multiple memory reference/miss streams that come from the main thread (MT) and the helper thread (HT) can inevitably stress and pollute LLC if no effective LLC content management techniques are employed. However, the classic accuracy and coverage metrics for HT requests and the classification of "Useful" and "Useless" HT requests don't care about cache pollution and HT request lateness, which are two kinds of deficiencies in the HT scheme.

In this paper, we present the methodology and mechanisms used in the quantitative analysis of the shared LLC pollution caused by helper-threaded data prefetching on CMPs, in the aim of providing insights on improving the effectiveness and timeliness of the scheme. Firstly, the simulation environment for simulating helper-threaded data prefetching on CMPs is described. Secondly, the methodology to classify and quantify the contribution of HT requests to the MT performance is discussed. Results of memory-intensive benchmarks from Olden and CPU2006 show that: (1) there is notable cache pollution caused by helper-threaded data prefetching on CMPs; (2) there is room for improving the effectiveness and timeliness of helper-threaded data prefetching on CMPs.

Index Terms—chip multiprocessors, helper threaded data prefetching, cache replacement, cache pollution

### I. Introduction

ELPER threaded data prefetching on chip multiprocessors (CMPs), in its most basic form, utilizes the processing power of underutilized neighboring cores that communicate via a shared last level cache (LLC) to improve the performance of a single-threaded program running in a CMP. However, the multiple memory reference/miss streams that come from the main thread (MT) and the helper thread (HT) can inevitably stress and pollute LLC if no effective LLC content management techniques are employed.

Several metrics have been proposed in the past for evaluating and thus finetuning the MT performance improvement brought by the HT scheme, among which prefetch accuracy and coverage are the most intuitive ones. We can adapt the definitions of accuracy and coverage for hardware prefetching to the HT scheme. HT request accuracy is defined as the ratio of the number of useful HT requests to the number of total HT requests. And HT request coverage is defined as the ratio of the number of useful HT requests to the number of MT misses plus MT hits to HT requested data. To measure coverage and

Min Cai, School of Computer Science and Technology, Beijing Institute of Technology, Beijing, China, e-mail: min.cai.china@gmail.com.

Zhimin Gu, School of Computer Science and Technology, Beijing Institute of Technology, Beijing, China, e-mail: zmgu@x263.net.

accuracy all HT requests can be categorized into "Useful" and "Useless" HT requests. Similar to the approach to hardware prefetching[], a "Useful" HT request is one whose brought data is hit by a MT request before it is replaced, while a "Useless" Ht request is one whose brought data is replaced before it is hit by a MT request.

However the above accuracy and coverage metrics for HT requests and the classification of "Useful" and "Useless" HT requests don't care about cache pollution and HT request lateness, which are two kinds of deficiencies in the HT scheme.

In this paper, based on the idea of cache pollution and HT request lateness, we present the methodology and mechanisms used in the quantitative analysis of the shared LLC pollution caused by helper-threaded data prefetching on CMPs, in the aim of providing insights on improving the effectiveness and timeliness of the scheme. We assume here a two level cache hierarchy where L1 caches are private and the L2 cache is shared among all processor cores on a single chip.

The main contributions of this paper can be summarized as follows:

- Presents the cycle-accurate multicore simulation framework to evaluate the cache pollution effects and lateness for HT requests in the helper thread scheme for CMPs.
- Discussed the cache pollution aware classification of "good", "bad" and "ugly" HT requests.
- Discussed the lateness measurement of HT requests which is a good indicator for potential improvement of the HT scheme.

Firstly, the experimental framework for simulating helperthreaded data prefetching on CMPs is described. Secondly, the methodology to classify and quantify the contribution of HT requests to the MT performance is discussed. Results of memory-intensive benchmarks from Olden and CPU2006 show that: (1) there is notable cache pollution caused by helper-threaded data prefetching on CMPs; (2) there is room for improving the effectiveness and timeliness of helperthreaded data prefetching on CMPs.

The remaining of the paper is organized as follows. Section 2 introduces the simulation environment for simulating helper-threaded data prefetching on CMPs. Section 3 discusses the methodology used to classify and quantify the contribution of HT requests to the MT performance. Section 4 presents the results. Section 5 shows the previous work. Section 6 concludes the paper.

## II. SIMULATION ENVIRONMENT

We use an in-house multicore architectural simulator named Archimulator in our experiments mentioned in this work.

Archimulator is an execution-driven architectural simulator written in Java and running on Linux that supports application-only cycle-accurate modeling of multicore multithreaded architectures. It has preliminary support of simulating Pthreads based parallel workloads.

As shown in Tab.I, we simulate a target machine with 4-wide OoO 2 x 2 CMP, shared 4MB 8-way set-associative L2, private 32KB 8-way set-associative L1 data caches and 32KB 4-way set-associative L1 instruction caches, MESI coherence between L1s, switch based point-to-point on-chip interconnect.

| Pipeline          | 4-wide superscalar OoO 2 x 2 CMP; physical register file  |      |       |        |                |           |            |
|-------------------|-----------------------------------------------------------|------|-------|--------|----------------|-----------|------------|
|                   | capacity: 128; decode buffer capacity: 96; reorder buffer |      |       |        |                |           |            |
|                   | capacity: 96; load store queue capacity: 48               |      |       |        |                |           |            |
| Branch Predictors | Perfect branch predictor (for the moment)                 |      |       |        |                |           |            |
| Execution Units   | Name                                                      |      | Count |        | Operation Lat. |           | Issue Lat. |
|                   | Int ALU                                                   |      | 8     |        | 2              |           | 1          |
|                   | Int Mult                                                  |      | 2     |        | 3              |           | 1          |
|                   | Int Div                                                   |      |       |        | 20             |           | 19         |
|                   | Fp Add                                                    |      | 8     |        | 4              |           | 1          |
|                   | Fp Compare                                                |      |       |        | 4              |           | 1          |
|                   | Fp Convert                                                |      | ı     |        | 4              |           | 1          |
|                   | Fp Mult                                                   |      | 2     |        | 8              |           | 1          |
|                   | Fp Div                                                    |      |       |        | 40             |           | 20         |
|                   | Fp Sqrt                                                   |      |       |        | 80             |           | 40         |
|                   | Read Port                                                 |      | 4     |        | 1              |           | 1          |
|                   | Write Port                                                |      |       |        | 1              |           | 1          |
| Cache Geometries  | Name                                                      | Size |       | Assoc. |                | Line Size | Hit Lat.   |
|                   | 11i                                                       | 32K  | В     | 4      |                | 64B       | 1          |
|                   | 11d 32K1                                                  |      | В     | 3 8    |                | 64B       | 1          |
|                   | 12                                                        | 4096 |       | 8      |                | 64B       | 10         |
| Interconnect      | Switch based P2P topology, 32B link width                 |      |       |        |                |           |            |
| Main Memory       | 4GB, 200-cycle fixed latency                              |      |       |        |                |           |            |

Table I
BASELINE HARDWARE CONFIGURATIONS

## III. METHODOLOGY

# A. Definitions

We propose the following taxonomy of HT requests based on the cache pollution and HT request lateness:

- 1) # Good HT requests = # HT requests that hit by MT before evicted:
- 2) # Bad HT requests = # HT requests whose requested data are used later (or not used at all) by MT than the evicted data;
- 3) # Ugly HT requests = # HT requests # good HT requests # bad HT requests;
- 4) # Late HT requests = # In-flight HT requests that hit by MT requests.

Among these types of HT requests,

- good HT requests have positive impact on MT performance.
- 2) ugly HT request have little performance impact on MT performance,
- 3) bad HT requests are harmful for MT performance,
- 4) and late HT requests are good indicators for potential performance improvement of the HT scheme.

# B. Hardware Changes

1) In order to evaluate the above metrics, first we need to identify the source of each LLC request, i.e., whether it comes from MT or HT or other threads. Consider a simulated multicore machine which has two cores where each core has two hardware threads. In our application-only simulation using Archimulator, without the OS intervention, one hardware thread can only run at least one software context (or called thread). Therefore, the typical software context to hardware thread assignments can be: core 0 thread 0 run context 0 (which is the main thread), core 0 thread 1 run context 1 (which is the pthread manager thread), core 1 thread 0 run context 2 (which is the helper thread), and core 1 thread 1 is idle, which is shown in Fig.1. We use this configuration in the following discussions.



Figure 1. Simulated Multicore Architectures

- 2) Second, to monitor the request and replacement activities in LLC, we need to consider the event indicating the LLC receives a request coming from the upper level cache, whether it is a hit or a miss. The event has a few important properties, e.g., the address of the requested LLC line, the requester memory hierarchy access, line found in the LLC, a boolean value indicating whether the request hits in the LLC, and a boolean value indicating whether the request needs to evict some LLC line. This event is similar to the discussion in [1].
- 3) Thirdly, in order to track the HT request states in the LLC, we need to add one field to each LLC line to indicate whether the line is brought by the main thread (MT) or the helper thread (HT) or otherwise invalid (INVALID).
- 4) Fourthly, in order to track victims replaced by HT requests, we need to add an LRU cache named HT Request Victim Cache (HTRVC) to maintain the LLC lines that are evicted by HT requests. Similar to the evict table used in [1], the HTRVC has the same structure of the LLC, but there is no direct mapping between LLC

lines and HTRVC lines. HTRVC has only the purpose of profiling, so it has no impact on performance.

 Lastly, in order to measure late HT requests, we only need to identify the event when an MT request hits to an LLC line which is being brought by an inflight HT request.

#### C. Invariants

Similar to the two invariants proposed in [1], there are two invariants that should be maintained:

- 1) # of HT Lines in the LLC Set = # of Victim Entries in the HTRVC Set;
- 2) # of Victim Entries in HTRVC Set + # of Valid MT LLC Lines in Set ≤ LLC Set Associativity.

HT lines refer to the cache lines that are brought by HT requests. From the above two invariants, we can easily conclude that: # of HT Lines in the LLC Set+ # of Valid MT LLC Lines in Set  $\leq$  LLC Set Associativity.

# D. Actions taken on LLC and HT Request Victim Cache

Similar to the approach proposed in [1], corresponding actions should be taken in LLC and HTRVC when filling an LLC line or servicing an incoming LLC request.

As illustrated in Fig.2, when filling an LLC line, we should consider five cases:

- 1) An HT request evicts an INVALID line. In this case, no eviction is needed.
- 2) An HT request evicts an LLC line which is previously brought by an MT request. In this cache, eviction is needed to make room for the incoming HT request.
- 3) An HT request evicts an LLC line which is previously brought by an HT request. In this cache, eviction is needed to make room for the incoming HT request.
- 4) An MT request evicts an LLC line which is previously brought by an HT request. In this cache, eviction is needed to make room for the incoming MT request.
- 5) An MT request evicts an LLC line which is previously brought by an MT request, and there exists one line that is brought by an HT request. In this cache, eviction is needed to make room for the incoming MT request.

As illustrated in Fig.3, when servicing an incoming LLC request, either hit or miss:

- 1) Victim hit, which indicates a good HT request. This happens when HT request evicted useful data.
- 2) HT hit, which indicates a bad HT request. This happens when HT requested data is hit by MT request before evicted data.
- 3) HT and Victim hit. This happens when useful data evicted and brought back in by HT request.
- 4) MT and Victim hit. This happens when useful data evicted and brought back in by HT request and hit to by MT request.

```
//Inputs:
   hitInLLC: whether the request hits in LLC or not
    requesterIsHT: whether the request comes from HT or not
   hasEviction: whether the request needs to evict some
    data
   lineFoundIsHT: whether the LLC line found is brought by
     HT or not
   htRequestFound(): whether there is at least one line in
     the LLC set that is brought by HT
//HT miss
if(!hitInLLC && requesterIsHT) {
  totalHtRequests++;
//Case 1
if(requesterIsHT && !hitInLLC && !hasEviction) {
  llc.setHT(set, llcLine.way);
  htrvc.insertNullEntry(set);
//Case 2
else if(requesterIsHT && !hitInLLC && hasEviction && !
    lineFoundIsHT)
  llc.setHT(set, llcLine.way);
  htrvc.insertDataEntry(set, llcLine.tag);
//Case 3
else if (requesterIsHT && !hitInLLC && hasEviction &&
    lineFoundIsHT) {
//Case 4
else if(!requesterIsHT && !hitInLLC && hasEviction &&
    lineFoundIsHT)
  llc.setMT(set, llcLine.way);
  htrvc.removeLRU(set);
//Case 5
else if(!requesterIsHT && !lineFoundIsHT) {
  if(htRequestFound())
    htrvc.removeLRU(set);
    htrvc.insertDataEntry(set, llcLine.tag);
```

Figure 2. Actions Taken When Fillling an LLC Line

```
//Inputs:
// mtHit: whether the request comes from MT and hits in
     the LLC
   htHit: whether the request comes from HT and hits in
     the LLC
   vtHit: whether the request comes from MT and hits in
     the HTRVC
 //Case 1
if(!mtHit && !htHit && vtHit) {
  badHtRequests++:
  htrvc.setLRU(set, vtLine.way);
//Case 2
else if (!mtHit && htHit && !vtHit) {
  llc.setMT(set, llcLine.way);
  goodHtRequests++;
  htrvc.removeLRU(set);
//Case 3
else if (!mtHit && htHit && vtHit) {
  llc.setMT(set, llcLine.way);
  htrvc.setLRU(set, vtLine.way);
  htrvc.removeLRU(set);
//Case 4
else if (mtHit && !htHit && vtHit) {
 htrvc.setLRU(set, vtLine.way);
```

Figure 3. Actions Taken When Servicing an LLC Request

## IV. PRELIMINARY RESULTS

- 1) 4M LLC, mst 1000, HT version (params: LOOKA-HEAD=20, STRIDE=10), detailed simulation vs check-pointed simulation
  - · detailed simulation
    - llc.totalHtRequests=584655
    - llc.goodHtRequests=584579
    - llc.badHtRequests=0
    - llc.uglyHtRequests=76
  - · checkpointed simulation
    - llc.totalHtRequests=585150
    - llc.goodHtRequests=585079
    - llc.badHtRequests=0
    - llc.uglyHtRequests=71
- 4M LLC, mst 10000, HT version, checkpointed simulation
  - pending...
- 3) 4M LLC, em3d 1000, HT version (params: LOOKA-HEAD=20), detailed simulation
  - llc.totalHtRequests=539
  - llc.goodHtRequests=517
  - llc.badHtRequests=0
  - llc.uglyHtRequests=22
- 4) 4M LLC, em3d 400000, HT version, checkpointed simulation
  - pending...
- 5) 1M LLC, mst 1000, HT version (snapshot at cycle #351552909)

• llc.mtMisses: 1431649

llc.totalHtRequests: 683517llc.usefulHtRequests: 683253

• llc.ht\_accuracy: 99.96%

• llc.ht\_coverage: 47.72%

• llc.goodHtRequests: 683246

• llc.badHtRequests: 1

• llc.uglyHtRequests: 270

• llc.lateHtRequests: 69075

### V. PREVIOUS WORK

TODOs: previous work on prefetch taxonomies.

- 1) Classic metrics of coverage and accuracy for h/w prefetches.
- 2) Good, bad and ugly breakdown of h/w prefetches.
- 3) More fine-grained breakdowns of h/w prefetches.
- 4) Any previous work on cache request breakdowns for helper threaded data prefetching?

# VI. CONCLUSION

TODOs: our work: what? how? result? Further work?

## ACKNOWLEGMENTS

This work was supported by the National Natural Science Foundation of China under the contract No. 61070029.

#### REFERENCES

[1] B. Mehta, D. Vantrease, and L. Yen, "Cache show-down: The good, bad and ugly," 2004. [Online]. Available: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.115.6866; http://www.cs.wisc.edu/~bsmehta/757/paper.pdf