### **Finite State Machine**



## **Today's lecture**

- Goal: Build a sequential circuit from a state diagram
  - Step 0: Problem specification
  - Step 1: Build the state diagram
  - Setp 2: Build the state table
  - Step 3: Build the sequential circuit using D flip-flops
- Timing diagram
- Another example: Sequence recognizer

If a combinational logic circuit is an implementation of a Boolean function, then a sequential logic circuit can be considered an implementation of a finite state machine.

### **Step 0: Problem Specification**

- We have a candy machine that dispenses candies that cost
   15-cents
  - Accepts
    - nickels (5-cents)
    - dimes (10-cents)
  - Dispenses a candy if the balance is ≥ 15-cents
  - When the customer overpays
    - the machine does not return change, but
    - keeps the balance for future transactions



## **Step 1: Build the State Diagram**

d n Inputs No coin nickel: Scents Lime: 10 cents not allow Ouputs State identification A Got O: Bolance = p B Got 5: Balance =5 c Got 10; Bahance 210 D Got 15i Balance = 15 ] E Got 70', Bahance = 20 E Got 70".

**Step 1: Build the State Diagram** Got-0 Got-5 Got-10 Got-15 Got-20 Inputs: d'n', d'n, dn'

# iclicker.

## Step 1: Build the State Diagram

What are the transitions for state Got-15?

A: d'n': Got0; d'n: Got5; dn': Got10

B: d'n': Got15; d'n: Got5; dn': Got10

C: d'n': Got0; d'n: Got0; dn': Got0

D: d'n': Got0; d'n: Got20; dn': Got20

Inputs: d'n', d'n, dn'



## **Step 1: Build the State Diagram**



Inputs: d'n', d'n, dn'

# **Step 1: Build the State Diagram**



Output: c or c'





### First 3 entries of the table:

A: A,D,E

B: B,C,D

C: A, B,C

D: A,B,E

| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | d'n'  | A             |
| А                | ďn    | B             |
| А                | dn'   | BU            |
| В                | d'n'  |               |
| В                | ďn    |               |
| В                | dn'   |               |
| С                | d'n'  |               |
| С                | ďn    |               |
| С                | dn'   |               |
| D                | d'n'  |               |
| D                | ďn    |               |
| D                | dn'   |               |
| E                | d'n'  |               |
| E                | ďn    |               |
| E                | dn'   |               |



| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | d'n'  | Α             |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | d'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D             |
| С                | d'n'  | С             |
| С                | ďn    | D             |
| С                | dn'   | Е             |
| D                | d'n'  | А             |
| D                | ďn    | В             |
| D                | dn'   | С             |
| E                | d'n'  | В             |
| Е                | ďn    | С             |
| Е                | dn'   | D             |



| Output | Current<br>State | Input | Next<br>State |
|--------|------------------|-------|---------------|
| C      | A                | d'n'  | А             |
| Ú      | А                | ďn    | В             |
| 3000   | A                | dn'   | С             |
| Ö      | В                | d'n'  | В             |
|        | В                | ďn    | С             |
|        | В                | dn'   | D             |
| Ö      | С                | d'n'  | С             |
|        | С                | ďn    | D             |
|        | С                | dn'   | Е             |
| J      | D                | d'n'  | Α             |
|        | D                | ďn    | В             |
|        | D                | dn'   | С             |
| C      | Е                | d'n'  | В             |
|        | E                | ďn    | С             |
|        | Е                | dn'   | D             |



Why do we need a sequential logic to build this circuit?

| Output | Current<br>State | Input | Next<br>State |
|--------|------------------|-------|---------------|
|        | А                | d'n'  | А             |
|        | А                | ďn    | В             |
|        | А                | dn'   | С             |
|        | В                | d'n'  | В             |
|        | В                | ďn    | С             |
|        | В                | dn'   | D             |
|        | С                | d'n'  | С             |
|        | С                | ďn    | D             |
|        | С                | dn'   | Е             |
|        | D                | d'n'  | А             |
|        | D                | ďn    | В             |
|        | D                | dn'   | С             |
|        | E                | d'n'  | В             |
|        | E                | ďn    | С             |
|        | E                | dn'   | D             |

| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | d'n'  | Α             |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | ď'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D             |
| С                | ď'n'  | С             |
| С                | ď'n   | D             |
| С                | dn'   | Е             |
| D                | d'n'  | Α             |
| D                | ď'n   | В             |
| D                | dn'   | С             |
| E                | ď'n'  | В             |
| E                | ďn    | С             |
| Е                | dn'   | D             |

**State Encoding:** 

5 states: How many bits?

| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| A                | ď'n'  | Α )           |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | ď'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D             |
| С                | ď'n'  | С             |
| С                | ďn    | D             |
| С                | dn'   | E             |
| D                | ď'n'  | A             |
| D                | ďn    | В             |
| D                | dn'   | С             |
| E                | ď'n'  | В             |
| E                | ďn    | С             |
| E                | dn'   | D             |

### One hot encoding

State A = 10000 State B = 01000 State C = 00100 State D = 00010 State E = 00001



nextA

extB

D

Clk

Clk

### D flip-flop

| Current<br>State | Next<br>State |
|------------------|---------------|
| 0                | 0             |
| 1                | 1             |



| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | d'n'  | А             |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | ď'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D 🗼           |
| С                | d'n'  | C.            |
| C                | ď'n   | D             |
| С                | dn'   | E             |
| D                | d'n'  | Α             |
| D                | ďn    | В             |
| D                | dn'   | С             |
| E                | ď'n'  | В             |
| E                | ďn    | С             |

dn'

D

Ε

### One hot encoding

State A = 10000

State B = 01000

State C = 00100

State D = 00010

State E = 00001









### next D?

A: nextD = Ad'n' + Dd'n'

**B:** nextD= Ad'n + Bd'n' + Dd'n

**C:** nextD = Bdn' + Cd'n + Edn'

 $\mathbf{D}$ : nextD =1





| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | ď'n'  | А             |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | ď'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D             |
| С                | ď'n'  | С             |
| С                | ď'n   | D             |
| С                | dn'   | Е             |
| D                | ď'n'  | А             |
| D                | ď'n   | В             |
| D                | dn'   | С             |
| E                | d'n'  | В             |
| E                | ďn    | С             |
| E                | dn'   | D             |



| Current<br>State | Input | Next<br>State |
|------------------|-------|---------------|
| А                | ď'n'  | А             |
| А                | ďn    | В             |
| А                | dn'   | С             |
| В                | ď'n'  | В             |
| В                | ďn    | С             |
| В                | dn'   | D             |
| С                | ď'n'  | С             |
| С                | ďn    | D             |
| С                | dn'   | Е             |
| D                | ď'n'  | Α             |
| D                | ďn    | В             |
| D                | dn'   | С             |
| E                | ď'n'  | В             |
| E                | ďn    | С             |
| E                | dn'   | D             |

```
nextA = Ad'n'+ Dd'n'
nextB = Ad'n + Bd'n' + Dd'n + Edn'
nextC = And' + Bd'n + Cd'n' + Ddn' + Ed'n
nextD = Bdn' + Cd'n + Edn'
nextE = Cdn'
```

Output: Candy = D + E

## Step 3: Sequential circuit with D flip-flops



### **Step 3: Sequential circuit with D flip-flops**



# **Timing Diagram**



# **Timing Diagram**



### Another example: Sequence recognizer

- A sequence recognizer is a special kind of sequential circuit that looks for a special bit pattern in some input.
- The recognizer circuit has one input, X.
- There is one output, Z, which is 1 when the desired pattern is found.
- Our example will detect the bit pattern "1001":

Inputs: 111001100100110...

Outputs: 0000001000010010...

Here, one input and one output bit appear every clock cycle.

This requires a sequential circuit because the circuit has to "remember" the inputs from previous clock cycles, in order to determine whether or not a match was found.



| State | Meaning                                                               |
|-------|-----------------------------------------------------------------------|
|       | None of the desired pattern (1001) has been input yet.                |
| В     | We've already seen the first bit (1) of the desired pattern.          |
|       | We've already seen the first two bits (10) of the desired pattern.    |
| D     | We've already seen the first three bits (100) of the desired pattern. |
| E     | We've seen the pattern (1001)                                         |



| State | Meaning                                                               |
|-------|-----------------------------------------------------------------------|
| Α     | None of the desired pattern (1001) has been input yet.                |
| В     | We've already seen the first bit (1) of the desired pattern.          |
| С     | We've already seen the first two bits (10) of the desired pattern.    |
| D     | We've already seen the first three bits (100) of the desired pattern. |
| Е     | We've seen the pattern (1001)                                         |



We need two outgoing arrows for each node, to account for the possibilities of X=0 and X=1.



Inputs: 1 1 1 0 0 1 1 0 1 0 0 1 0 0 1 1 0 ...

Outputs: 0000001000010010...

### **Transitions for E:**

A: x=0-> A; x=1-> B

B: x=0-> C; x=1 -> B

C: x=0-> B; x=1 -> A

D: x=0-> D; x=1 -> B

■ We need *two* outgoing arrows for each node, to account for the possibilities of X=0 and X=1.



Need to determine the output





| Current |       | Next  |        |
|---------|-------|-------|--------|
| State   | Input | State | Output |
| Α       | 0     | Α     | 0      |
| Α       | 1     | В     | 0      |
| В       | 0     | С     | 0      |
| В       | 1     | В     | 0      |
| С       | 0     | D     | 0      |
| C       | 1     | В     | 0      |
| D       | 0     | Α     | 0      |
| D       | 1     | Е     | 1      |
| Е       | 0     | С     | 0      |
| Е       | 1     | В     | 0      |



| Current |       | Next  |        |
|---------|-------|-------|--------|
| State   | Input | State | Output |
| Α       | 0     | A     | 0      |
| Α       | 1     | В     | 0      |
| В       | 0     | С     | 0      |
| В       | 1     | В     | 0      |
| C<br>C  | 0     | D     | 0      |
| C       | 1     | В     | 0      |
| D       | 0     | Α     | 0      |
| D       | 1     | Е     | 1      |
| Е       | 0     | С     | 0      |
| F       | 1     | В     | 0      |

Anext = Ax' + Dx'
Bnext = Ax + Bx + Cx + Ex
Cnext = Bx' + Ex'
Dnext = Cx'
Enext = Dx

Output = E