

# High Precision Hall Effect Switch for Consumer Applications

Hall Effect Switch

TLV4964-5T

TLV4964-5TA TLV4964-5TB

# TLV4964-5T

# **Data Sheet**

Revision 1.0, 2015-05-18

Sense & Control



# **Table of Contents**

| 1   | Product Description                         | 5  |
|-----|---------------------------------------------|----|
| 1.1 | Overview                                    |    |
| 1.2 | Features                                    | 5  |
| 1.3 | Target Applications                         | 5  |
| 2   | Functional Description                      | 6  |
| 2.1 | General                                     | 6  |
| 2.2 | Pin Configuration (top view)                | 6  |
| 2.3 | Pin Description                             | 6  |
| 2.4 | Block Diagram                               | 7  |
| 2.5 | Functional Block Description                | 7  |
| 2.6 | Default Start-up Behavior                   |    |
| 3   | Specification                               | 10 |
| 3.1 | Application Circuit                         | 10 |
| 3.2 | Absolute Maximum Ratings                    | 11 |
| 3.3 | Operating Range                             | 12 |
| 3.4 | Electrical and Magnetic Characteristics     | 12 |
| 4   | Package Information                         | 14 |
| 4.1 | Package Outline                             |    |
| 4.2 | Packing Information                         | 16 |
| 4.3 | TO92S-3-2 Distance between Chip and Package | 16 |
| 4.4 | Package Marking                             | 17 |
| 5   | Revision History                            | 18 |

#### TLV4964-5T



# **List of Tables**

| Table 1 Ordering Information               | 5 |
|--------------------------------------------|---|
| Table 2 Pin Description                    |   |
| Table 3 Absolute Maximum Rating Parameters |   |
| Table 4 ESD Protection ( $T_A = 25$ °C)    |   |
| Table 5 Operating Conditions Parameters    |   |
| Table 6 General Electrical Characteristics |   |
| Table 7 Magnetic Characteristics           |   |



# **List of Figures**

| igure 1  | Image of TLV4964-5T TO92S-3-1 TO92S-3-2                          | 5  |
|----------|------------------------------------------------------------------|----|
| igure 2  | Pin Configuration and Center of Sensitive Area                   | 6  |
| igure 3  | Functional Block Diagram TLV4964-5T                              | 7  |
| igure 4  | TLV4964-5T                                                       | 8  |
| igure 5  | Output Signal TLV4964-5T                                         | 8  |
| igure 6  | Illustration of the Start-up Behavior of the TLV4964-5T          | 9  |
| igure 7  | Basic Application Circuit #1: Only Pull-Up Resistor is necessary | 10 |
| igure 8  | Enhanced Application Circuit #2 for extended ESD robustness      | 10 |
| igure 9  | Definition of Magnetic Field Direction TO92S-3-2, TO92S-3-1      | 13 |
| igure 10 | Package Outline TLV4964-5TA: TO92S-3-1 (All Dimensions in mm)    | 14 |
| igure 11 | Package Outline TLV4964-5TB: TO92S-3-2 (All Dimensions in mm)    |    |
| igure 12 | Packing of the TLV4964-5TB TO92S-3-2                             | 16 |
| igure 13 | Distance between Chip and Package                                | 16 |
| igure 14 | Marking of TLV4964-5T                                            |    |



#### **Product Description**

## 1 Product Description





#### 1.1 Overview

| Characteristic | Supply Voltage | Supply Current | Sensitivity              | Interface  | Temperature $T_A$ |
|----------------|----------------|----------------|--------------------------|------------|-------------------|
| Hall           | 3.0~26 V       | 1.6 mA         | B <sub>OP</sub> : 7.5 mT | Open Drain | -40 °C to 125 °C  |
| Effect Switch  |                |                | $B_{RP}$ : 5.0 mT        | Output     |                   |



Figure 1 Image of TLV4964-5T TO92S-3-1 TO92S-3-2

#### 1.2 Features

- 3.0 V to 26 V operating supply voltage
- Operation from unregulated power supply
- Output overcurrent & overtemperature protection
- Active error compensation
- High stability of magnetic thresholds
- · High ESD performance
- Leaded, halogen-free package TO92S-3-1 for TLV4964-5TA, TO92S-3-2 for TLV4964-5TB

#### 1.3 Target Applications

Target applications for the TLV496x Hall switch family are all applications which require a high precision Hall Switch with an operating temperature range from -40 °C to 125 °C.

The TLV4964-5T is a unipolar switch with a typical operating point  $B_{OP} = 7.5 \, \text{mT}$  and a hysteresis of  $B_{HYS} = 2.5 \, \text{mT}$ . It is ideally suited for various position detection applications.

For automotive applications please refer to the Infineon TLE Hall Switches series.

Table 1 Ordering Information

| Product Name | Product Type | Ordering Code | Package               |
|--------------|--------------|---------------|-----------------------|
| TLV4964-5TA  | Hall Switch  | SP001274784   | TO92S-3-1 (Bulk)      |
| TLV4964-5TB  | Hall Switch  | SP001283590   | TO92S-3-2 (Ammo pack) |

<sup>1)</sup> Only the package is halogen-free.



# 2 Functional Description

#### 2.1 General

The TLV4964-5T is an integrated Hall effect designed specifically for highly accurate applications with superior supply voltage capability, and temperature stability of the magnetic thresholds.

## 2.2 Pin Configuration (top view)



Figure 2 Pin Configuration and Center of Sensitive Area

### 2.3 Pin Description

Table 2 Pin Description

| Pin No. | Symbol | Function       |
|---------|--------|----------------|
| 1       | VDD    | Supply voltage |
| 2       | GND    | GND            |
| 3       | Q      | Output         |



#### 2.4 Block Diagram



Figure 3 Functional Block Diagram TLV4964-5T

#### 2.5 Functional Block Description

The chopped Hall IC switch comprises a Hall probe, bias generator, compensation circuits, oscillator and output transistor.

The bias generator provides currents for the Hall probe and the active circuits. Compensation circuits stabilize the temperature behavior and reduce influence of technology variations.

The active error compensation (chopping technique) rejects offsets in the signal path and the influence of mechanical stress to the Hall probe caused by molding and soldering processes and other thermal stress in the package. The chopped measurement principle together with the threshold generator and the comparator ensures highly accurate and temperature stable magnetic thresholds.

The output transistor has an integrated overcurrent and overtemperature protection.





Figure 4 TLV4964-5T



Figure 5 Output Signal TLV4964-5T



#### 2.6 Default Start-up Behavior

The magnetic thresholds exhibit a hysteresis  $B_{HYS} = B_{OP} - B_{RP}$ . In case of a power-on with a magnetic field B within hysteresis ( $B_{OP} > B > B_{RP}$ ) the output of the sensor is set to the pull up voltage level ( $V_Q$ ) per default. After the first crossing of  $B_{OP}$  or  $B_{RP}$  of the magnetic field the internal decision logic is set to the corresponding magnetic input value.

 $V_{\rm DDA}$  is the internal supply voltage which is following the external supply voltage  $V_{\rm DD}$ .

This means for  $B > B_{OP}$  the output is switching, for  $B < B_{RP}$  and  $B_{OP} > B > B_{RP}$  the output stays at  $V_O$ .



9

Figure 6 Illustration of the Start-up Behavior of the TLV4964-5T



# 3 Specification

#### 3.1 Application Circuit

The following **Figure 7** shows the basic option of an application circuit. Only a pull-up resistor  $R_Q$  is necessary. The resistor  $R_Q$  has to be in a dimension to match the applied  $V_S$  to keep  $I_Q$  limited to the operating range of maximum 25 mA

e.g.:  $V_S = 12 \text{ V}$ ;  $I_Q = 12 \text{ V}/1200 \Omega = 10 \text{ mA}$ 



Figure 7 Basic Application Circuit #1: Only Pull-Up Resistor is necessary



Figure 8 Enhanced Application Circuit #2 for extended ESD robustness

With an additional capacitor  $C_{DD}$  and a transient voltage suppression (TVS) diode an extended ESD robustness on system level is achieved (**Figure 8**).



#### 3.2 Absolute Maximum Ratings

Table 3 Absolute Maximum Rating Parameters

| Parameter                           | Symbol           | Values |      |      | Unit | Note or Test Condition |
|-------------------------------------|------------------|--------|------|------|------|------------------------|
|                                     |                  | Min.   | Тур. | Max. |      |                        |
| Supply voltage <sup>1)</sup>        | $V_{ m DD}$      | 3      | _    | 26   | V    | -                      |
| Output voltage                      | $V_{\mathrm{Q}}$ | -0.5   | _    | 26   | V    | -                      |
| Reverse output current              | / <sub>Q</sub>   | -70    | _    | _    | mA   | -                      |
| Junction temperature <sup>1)</sup>  | $T_{J}$          | -40    | -    | 150  | °C   | -                      |
| Storage temperature                 | $T_{S}$          | -40    | _    | 150  | °C   | -                      |
| Thermal resistance Junction ambient | $R_{thJA}$       | _      | -    | 250  | K/W  | for TO92S-3-2 (2s2p)   |

<sup>1)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period.

Attention: Stresses above the max. values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Calculation of the dissipated power  $P_{\text{DIS}}$  and junction temperature  $T_{\text{J}}$  of the chip:

e.g. for:  $V_{DD}$  = 12 V,  $I_{S}$  = 2.5 mA,  $V_{QSAT}$  = 0.5 V,  $I_{Q}$  = 20 mA

Power dissipation:  $P_{DIS} = 12 \text{ V x } 2.5 \text{ mA} + 0.5 \text{ V x } 20 \text{ mA} = 30 \text{ mW} + 10 \text{ mW} = 40 \text{ mW}$ 

Temperature  $\Delta T = R_{th,JA} \times P_{DIS} = 250 \text{ K/W} \times 40 \text{ mW} = 10 \text{ K}$ 

For  $T_A = 50$  °C:  $T_J = T_A + \Delta T = 50$  °C + 10 K = 60 °C

Table 4 ESD Protection<sup>1)</sup> ( $T_A = 25$  °C)

| Parameter                       | Symbol    | Values |      |      | Unit | Note or Test Condition  |
|---------------------------------|-----------|--------|------|------|------|-------------------------|
|                                 |           | Min.   | Тур. | Max. |      |                         |
| ESD voltage (HBM) <sup>2)</sup> | $V_{ESD}$ | -4     | _    | 4    | kV   | R= 1.5 kΩ, $C$ = 100 pF |
| ESD voltage (CDM) <sup>3)</sup> | $V_{ESD}$ | -1     | _    | 1    | kV   | -                       |

- 1) Characterization of ESD is carried out on a sample basis, not subject to production test.
- 2) Human Body Model (HBM) tests according to ANSI/ESDA/JEDEC JS-001.
- 3) Charge device model (CDM) tests according to JESD22-C101.



#### 3.3 Operating Range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLV4964-5T.

All parameters specified in the following sections refer to these operating conditions unless otherwise mentioned.

**Table 5** Operating Conditions Parameters

| Parameter             | Symbol           |      | Value | S                | Unit | Note or                             |
|-----------------------|------------------|------|-------|------------------|------|-------------------------------------|
|                       |                  | Min. | Тур.  | Max.             |      | <b>Test Condition</b>               |
| Supply voltage        | $V_{ m DD}$      | 3.0  | _     | 26 <sup>1)</sup> | V    | -                                   |
| Output voltage        | $V_{\mathrm{Q}}$ | 3.0  | -     | 26               | V    | -                                   |
| Operation temperature | T <sub>A</sub>   | -40  | -     | 125              | °C   | $R_{\rm thJA} \le 250 \mathrm{K/W}$ |
| Output current        | / <sub>Q</sub>   | 0    | _     | 25               | mA   | -                                   |

<sup>1)</sup> Latch-up test with factor 1.5 is not covered. Please see max ratings also.

#### 3.4 Electrical and Magnetic Characteristics

Product characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production and correspond to  $V_{DD}$  = 12 V and  $T_A$  = 25 °C. The below listed specification is valid in combination with the application circuit shown in **Figure 7** and **Figure 8** 

**Table 6** General Electrical Characteristics

| Parameter                      | Symbol                | Values |      |      | Unit | Note or Test Condition                                                                                  |  |
|--------------------------------|-----------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------|--|
|                                |                       | Min.   | Тур. | Max. |      |                                                                                                         |  |
| Supply current                 | l <sub>s</sub>        | 1.1    | 1.6  | 2.5  | mA   | -                                                                                                       |  |
| Output current limitation      | / <sub>QLIMIT</sub>   | 30     | 56   | 70   | mA   | internally limited & thermal shutdown                                                                   |  |
| Output fall time <sup>1)</sup> | $t_{f}$               | 0.17   | 0.4  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 4</b>                                                                     |  |
| Output rise time <sup>1)</sup> | <i>t</i> <sub>r</sub> | 0.4    | 0.5  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 4</b>                                                                     |  |
| Delay time <sup>1)2)</sup>     | $t_{\rm d}$           | 12     | 15   | 30   | μs   | see Figure 4                                                                                            |  |
| Power-on time <sup>1)3)</sup>  | t <sub>PON</sub>      | -      | 80   | 150  | μs   | $V_{\rm DD} = 3 \text{ V}, B \le B_{\rm RP} - 0.5 \text{ mT or}$<br>$B \ge B_{\rm OP} + 0.5 \text{ mT}$ |  |

<sup>1)</sup> Not subject to production test, verified by design/characterization.

<sup>2)</sup> Systematic delay between magnetic threshold reached and output switching.

<sup>3)</sup> Time from applying  $V_{\rm DD}$  = 3.0 V to the sensor until the output is valid.



Table 7 Magnetic Characteristics

| Parameter                                                     | Symbol    | T (°C) |      | Values |      |       | Note / Test |
|---------------------------------------------------------------|-----------|--------|------|--------|------|-------|-------------|
|                                                               |           |        | Min. | Тур.   | Max. |       | Condition   |
| Operating point                                               | $B_{OP}$  | -40    | 5.6  | 8.9    | 12.1 | mT    | _           |
|                                                               |           | 25     | 4.6  | 7.5    | 10.4 |       | _           |
|                                                               |           | 125    | 3.1  | 5.4    | 7.8  |       | _           |
| Release point                                                 | $B_{RP}$  | -40    | 3.4  | 5.9    | 8.4  | mT    | _           |
|                                                               |           | 25     | 2.8  | 5.0    | 7.3  |       | _           |
|                                                               |           | 125    | 1.7  | 3.6    | 5.5  |       | _           |
| Hysteresis                                                    | $B_{HYS}$ | -40    | 1.8  | 3.0    | 4.1  | mT    | _           |
|                                                               |           | 25     | 1.5  | 2.5    | 3.5  |       | _           |
|                                                               |           | 125    | 1.0  | 1.8    | 2.7  |       | _           |
| Temperature compensation of magnetic thresholds <sup>1)</sup> | $T_{C}$   | -      | -    | -2800  |      | ppm/K | -           |

<sup>1)</sup> Not subject to production test, verified by design/characterization.

#### **Field Direction Definition**

Positive magnetic fields are defined with the south pole of the magnet to the branded side of package.



Figure 9 Definition of Magnetic Field Direction TO92S-3-2, TO92S-3-1



# 4 Package Information

The TLV4964-5TA is available in Bulk packing with TO92S-3-1-package. The TLV4964-5TB is available in AMMO packing with TO92S-3-2-package.

## 4.1 Package Outline



Figure 10 Package Outline TLV4964-5TA: TO92S-3-1 (All Dimensions in mm)





Figure 11 Package Outline TLV4964-5TB: TO92S-3-2 (All Dimensions in mm)



# 4.2 Packing Information



Figure 12 Packing of the TLV4964-5TB TO92S-3-2

## 4.3 TO92S-3-2 Distance between Chip and Package



16

Figure 13 Distance between Chip and Package



# 4.4 Package Marking



Figure 14 Marking of TLV4964-5T



# **Revision History**

# **5** Revision History

| Revision | Date       | Changes          |
|----------|------------|------------------|
| 1.0      | 2015-05-18 | Initial release. |

18

#### **Trademarks of Infineon Technologies AG**

AURIX™, C166™, Canpak™, CIPOS™, CIPURSE™, CoolMos™, Coolset™, Corecontrol™, Crossave™, Dave™, Di-Pol™, EasyPim™, Econobridge™, Econodual™, Econopim™, Econopack™, Eicedriver™, eupec™, FCos™, Hitfet™, Hybridpack™, I²RF™, Isoface™, Isopack™, Litix™, Mipaq™, Modstack™, my-d™, Novalithic™, Optimos™, Origat™, Powercode™, Primarion™, Primepack™, Primestack™, Pro-Silt™, Profet™, Rasic™, Reversave™, Satric™, Sieget™, Sindrion™, Sipmos™, Smartlewis™, Spoc™, Solid Flash™, Tempfet™, thinQ!™, Trenchstop™, Tricore™.

#### Other Trademarks

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-11-11

#### www.infineon.com

Edition 2015-05-18 Published by Infineon Technologies AG 81726 Munich, Germany

© 2014 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

**Document reference** 

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.