











**TCA9548A** 

SCPS207F - MAY 2012 - REVISED NOVEMBER 2016

# TCA9548A Low-Voltage 8-Channel I<sup>2</sup>C Switch with Reset

#### **Features**

- 1-to-8 Bidirectional Translating Switches
- I<sup>2</sup>C Bus and SMBus Compatible
- Active-Low Reset Input
- Three Address Pins, Allowing up to Eight TCA9548A Devices on the I<sup>2</sup>C Bus
- Channel Selection Through an I<sup>2</sup>C Bus, In Any Combination
- Power Up With All Switch Channels Deselected
- Low Ron Switches
- Allows Voltage-Level Translation Between 1.8-V, 2.5-V, 3.3-V, and 5-V Buses
- No Glitch on Power Up
- Supports Hot Insertion
- Low Standby Current
- Operating Power-Supply Voltage Range of 1.65 V to 5.5 V
- 5-V Tolerant Inputs
- 0- to 400-kHz Clock Frequency
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - ±2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - ±1000-V Charged-Device Model (C101)

## 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- **Factory Automation**
- Products With I<sup>2</sup>C Slave Address Conflicts (Such as Multiple, Identical Temperature Sensors)

## 3 Description

The TCA9548A device has eight bidirectional translating switches that can be controlled through the I<sup>2</sup>C bus. The SCL/SDA upstream pair fans out to eight downstream pairs, or channels. Any individual SCn/SDn channel or combination of channels can be selected, determined by the contents of the programmable control register. These downstream channels can be used to resolve I<sup>2</sup>C slave address conflicts. For example, if eight identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0-7.

The system master can reset the TCA9548A in the event of a time-out or other improper operation by asserting a low in the RESET input. Similarly, the power-on reset deselects all channels and initializes the I<sup>2</sup>C/SMBus state machine. Asserting RESET causes the same reset and initialization to occur without powering down the part. This allows recovery should one of the downstream I<sup>2</sup>C buses get stuck in a low state.

The pass gates of the switches are constructed so that the VCC pin can be used to limit the maximum high voltage, which is passed by the TCA9548A. Limiting the maximum high voltage allows the use of different bus voltages on each pair, so that 1.8-V, 2.5-V or 3.3-V parts can communicate with 5-V parts, without any additional protection. External pullup resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5-V tolerant.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TCA9548A    | TSSOP (24) | 7.80 mm × 4.40 mm |
|             | VQFN (24)  | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Application Diagram





## **Table of Contents**

| 1 | Features 1                                         |    | 8.3 Feature Description                             | 13   |
|---|----------------------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                                     |    | 8.4 Device Functional Modes                         | 13   |
| 3 | Description 1                                      |    | 8.5 Programming                                     | 13   |
| 4 | Revision History2                                  | 9  | Application and Implementation                      | . 19 |
| 5 | Pin Configuration and Functions                    |    | 9.1 Application Information                         | 19   |
| 6 | Specifications4                                    |    | 9.2 Typical Application                             | 19   |
| U | 6.1 Absolute Maximum Ratings                       | 10 | Power Supply Recommendations                        | . 23 |
|   | 6.2 ESD Ratings                                    |    | 10.1 Power-On Reset Requirements                    | 23   |
|   | 6.3 Recommended Operating Conditions               | 11 | Layout                                              | . 25 |
|   | 6.4 Thermal Information                            |    | 11.1 Layout Guidelines                              | 25   |
|   | 6.5 Electrical Characteristics                     |    | 11.2 Layout Example                                 | 25   |
|   | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12 | Device and Documentation Support                    | . 26 |
|   | 6.7 Reset Timing Requirements                      |    | 12.1 Documentation Support                          | 26   |
|   | 6.8 Switching Characteristics                      |    | 12.2 Receiving Notification of Documentation Update | s 26 |
|   | 6.9 Typical Characteristics                        |    | 12.3 Community Resources                            | 26   |
| 7 | Parameter Measurement Information9                 |    | 12.4 Trademarks                                     | 26   |
| 8 | Detailed Description 11                            |    | 12.5 Electrostatic Discharge Caution                | 26   |
| • | 8.1 Overview                                       |    | 12.6 Glossary                                       | 26   |
|   | 8.2 Functional Block Diagram                       | 13 | Mechanical, Packaging, and Orderable Information    | . 26 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | nanges from Revision E (October 2015) to Revision F                                                                                                                                                                                                                                                                          | age |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| •        | Updated the <i>Description</i> section                                                                                                                                                                                                                                                                                       | 1   |
| <u>•</u> | Added new orderable part number, TCA9548AMRGER                                                                                                                                                                                                                                                                               | 1   |
| Cł       | nanges from Revision D (January 2015) to Revision E                                                                                                                                                                                                                                                                          | age |
| •        | Updated Pin Functions table.                                                                                                                                                                                                                                                                                                 | 3   |
| <u>•</u> | Added new I <sup>2</sup> C Sections and read/write description                                                                                                                                                                                                                                                               | 15  |
| Cł       | nanges from Revision C (November 2013) to Revision D                                                                                                                                                                                                                                                                         | age |
| •        | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1   |
| <u>•</u> | Updated Typical Application schematic.                                                                                                                                                                                                                                                                                       | 20  |
| Cł       | nanges from Revision B (November 2013) to Revision C                                                                                                                                                                                                                                                                         | age |
| •        | Updated V <sub>POR</sub> and I <sub>CC</sub> standby specification.                                                                                                                                                                                                                                                          | 5   |
| Cł       | nanges from Revision A (July 2012) to Revision B                                                                                                                                                                                                                                                                             | age |
| •        | Updated document formatting.                                                                                                                                                                                                                                                                                                 | 1   |

Submit Documentation Feedback



## 5 Pin Configuration and Functions





#### **Pin Functions**

|       | PIN           |              |       |                                                                                                         |
|-------|---------------|--------------|-------|---------------------------------------------------------------------------------------------------------|
| NAME  | TSSOP<br>(PW) | QFN<br>(RGE) | TYPE  | DESCRIPTION                                                                                             |
| A0    | 1             | 22           | 1     | Address input 0. Connect directly to V <sub>CC</sub> or ground                                          |
| A1    | 2             | 23           | I     | Address input 1. Connect directly to $V_{\text{CC}}$ or ground                                          |
| A2    | 21            | 18           | I     | Address input 2. Connect directly to $V_{\text{CC}}$ or ground                                          |
| GND   | 12            | 9            | _     | Ground                                                                                                  |
| RESET | 3             | 24           | I     | Active-low reset input. Connect to $V_{CC}$ or $V_{DPUM}^{(1)}$ through a pull-up resistor, if not used |
| SD0   | 4             | 1            | I/O   | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC0   | 5             | 2            | I/O   | Serial clock 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD1   | 6             | 3            | I/O   | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC1   | 7             | 4            | I/O   | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD2   | 8             | 5            | I/O   | Serial data 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC2   | 9             | 6            | I/O   | Serial clock 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD3   | 10            | 7            | I/O   | Serial data 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC3   | 11            | 8            | I/O   | Serial clock 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD4   | 13            | 10           | I/O   | Serial data 4. Connect to V <sub>DPU4</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC4   | 14            | 11           | I/O   | Serial clock 4. Connect to V <sub>DPU4</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD5   | 15            | 12           | I/O   | Serial data 5. Connect to V <sub>DPU5</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC5   | 16            | 13           | I/O   | Serial clock 5. Connect to V <sub>DPU5</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD6   | 17            | 14           | I/O   | Serial data 6. Connect to V <sub>DPU6</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC6   | 18            | 15           | I/O   | Serial clock 6. Connect to V <sub>DPU6</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SD7   | 19            | 16           | I/O   | Serial data 7. Connect to V <sub>DPU7</sub> <sup>(1)</sup> through a pull-up resistor                   |
| SC7   | 20            | 17           | I/O   | Serial clock 7. Connect to V <sub>DPU7</sub> <sup>(1)</sup> through a pull-up resistor                  |
| SCL   | 22            | 19           | I/O   | Serial clock bus. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor                |
| SDA   | 23            | 20           | I/O   | Serial data bus. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor                 |
| VCC   | 24            | 21           | Power | Supply voltage                                                                                          |

<sup>(1)</sup> V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage and V<sub>DPU0</sub>-V<sub>DPU7</sub> are the slave channel reference voltages.



## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                     | MIN  | MAX | UNIT |
|------------------|---------------------|------|-----|------|
| $V_{CC}$         | Supply voltage      | -0.5 | 7   | V    |
| VI               | Input voltage (2)   | -0.5 | 7   | V    |
| I                | Input current       | -20  | 20  | mA   |
| Io               | Output current      | -25  |     | mA   |
| I <sub>CC</sub>  | Supply current      | -100 | 100 | mA   |
| T <sub>stg</sub> | Storage temperature | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                                            |                          |                                                                     | VALUE | UNIT |
|--------------------------------------------|--------------------------|---------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Clastrootatia dia shares | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | \/   |
|                                            | Electrostatic discharge  | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

|                 |                                |              | MIN                   | MAX                   | UNIT |
|-----------------|--------------------------------|--------------|-----------------------|-----------------------|------|
| $V_{CC}$        | Supply voltage                 |              | 1.65                  | 5.5                   | V    |
| V <sub>IH</sub> | High-level input voltage       | SCL, SDA     | $0.7 \times V_{CC}$   | 6                     | V    |
|                 |                                | A2-A0, RESET | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 |      |
| \/              | Low-level input voltage        | SCL, SDA     | -0.5                  | $0.3 \times V_{CC}$   | V    |
| $V_{IL}$        |                                | A2–A0, RESET | -0.5                  | $0.3 \times V_{CC}$   | V    |
| T <sub>A</sub>  | Operating free-air temperature |              | -40                   | 85                    | °C   |

## 6.4 Thermal Information

|                      |                                              | TCAS       | TCA9548A   |      |  |  |
|----------------------|----------------------------------------------|------------|------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | RGE (VQFN) | UNIT |  |  |
|                      |                                              | 24 PINS    | 24 PINS    |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 108.8      | 57.2       | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54.1       | 62.5       | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 62.7       | 34.4       | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 10.9       | 3.8        | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 62.3       | 34.4       | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | 15.5       | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics(1)

 $V_{CC} = 2.3 \text{ V}$  to 3.6 V, over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETE                      | R                                                                                | TEST CONDITIONS                                                                               | V <sub>cc</sub>  | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|--------------------------|-------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|-----|--------------------|------|------|
| V <sub>PORR</sub>        | Power-on reset v              | oltage, V <sub>CC</sub> rising                                                   | No load, V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                               |                  |     | 1.2                | 1.5  | ٧    |
| V <sub>PORF</sub>        | Power-on reset versalling (4) | oltage, V <sub>CC</sub>                                                          | No load, $V_I = V_{CC}$ or $GND^{(3)}$                                                        |                  | 0.8 | 1                  |      | V    |
|                          |                               |                                                                                  |                                                                                               | 5 V              |     | 3.6                |      |      |
|                          |                               |                                                                                  |                                                                                               | 4.5 V to 5.5 V   | 2.6 |                    | 4.5  |      |
|                          |                               |                                                                                  |                                                                                               | 3.3 V            |     | 1.9                |      |      |
|                          | Outlink and and and           |                                                                                  | V V I 400 A                                                                                   | 3 V to 3.6 V     | 1.6 |                    | 2.8  |      |
| $V_{o(sw)}$              | Switch output vol             | tage                                                                             | $V_{i(sw)} = V_{CC}$ , $I_{SWout} = -100 \mu A$                                               | 2.5 V            |     | 1.5                |      | V    |
|                          |                               |                                                                                  |                                                                                               | 2.3 V to 2.7 V   | 1.1 |                    | 2    |      |
|                          |                               |                                                                                  |                                                                                               | 1.8 V            |     | 1.1                |      |      |
|                          |                               |                                                                                  |                                                                                               | 1.65 V to 1.95 V | 0.9 |                    | 1.25 |      |
|                          | 004                           |                                                                                  | V <sub>OL</sub> = 0.4 V                                                                       | 4.05.1/4. 5.5.1/ | 3   | 6                  |      |      |
| I <sub>OL</sub>          | SDA                           |                                                                                  | V <sub>OL</sub> = 0.6 V                                                                       | 1.65 V to 5.5 V  | 6   | 9                  |      | mA   |
|                          | SCL, SDA                      |                                                                                  |                                                                                               |                  | -1  |                    | 1    |      |
|                          | SC7-SC0, SD7-                 | SD0                                                                              | (3)                                                                                           |                  | -1  |                    | 1    |      |
| l <sub>l</sub>           | A2-A0                         |                                                                                  | $V_I = V_{CC}$ or $GND^{(3)}$                                                                 | 1.65 V to 5.5 V  | -1  |                    | 1    | μΑ   |
|                          | RESET                         |                                                                                  |                                                                                               |                  | -1  |                    | 1    |      |
|                          |                               |                                                                                  |                                                                                               | 5.5 V            |     | 50                 | 80   |      |
|                          |                               |                                                                                  | $V_1 = V_{CC}$ or $GND^{(3)}$ , $I_O = 0$                                                     | 3.6 V            |     | 20                 | 35   |      |
|                          |                               |                                                                                  |                                                                                               | 2.7 V            |     | 11                 | 20   |      |
|                          |                               |                                                                                  |                                                                                               | 1.65 V           |     | 6                  | 10   |      |
|                          | Operating mode                |                                                                                  | $V_I = V_{CC}$ or $GND^{(3)}$ , $I_O = 0$                                                     | 5.5 V            |     | 9                  | 30   |      |
|                          |                               | f <sub>SCL</sub> = 100 kHz                                                       |                                                                                               | 3.6 V            |     | 6                  | 15   | - μΑ |
|                          |                               |                                                                                  |                                                                                               | 2.7 V            |     | 4                  | 8    |      |
|                          |                               |                                                                                  |                                                                                               | 1.65 V           |     | 2                  | 4    |      |
| I <sub>CC</sub>          |                               |                                                                                  | (2)                                                                                           | 5.5 V            |     | 0.2                | 2    |      |
|                          |                               |                                                                                  |                                                                                               | 3.6 V            |     | 0.1                | 2    |      |
|                          |                               | Low inputs                                                                       | $V_{I} = GND^{(3)}, I_{O} = 0$                                                                | 2.7 V            |     | 0.1                | 1    |      |
|                          |                               |                                                                                  |                                                                                               | 1.65 V           |     | 0.1                | 1    |      |
|                          | Standby mode                  |                                                                                  |                                                                                               | 5.5 V            |     | 0.2                | 2    |      |
|                          |                               |                                                                                  |                                                                                               | 3.6 V            |     | 0.1                | 2    | 1    |
|                          |                               | High inputs                                                                      | $V_I = V_{CC}, I_O = 0$                                                                       | 2.7 V            |     | 0.1                | 1    |      |
|                          |                               |                                                                                  |                                                                                               | 1.65 V           |     | 0.1                | 1    |      |
| A.I.                     | Supply-current                | SCL or SDA input at 0.6 V, Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup> | 1 CE V to E E V                                                                               |                  | 3   | 20                 | ^    |      |
| Δl <sub>CC</sub>         | change                        | SCL, SDA                                                                         | SCL or SDA input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or $\text{GND}^{(3)}$ | 1.65 V to 5.5 V  |     | 3                  | 20   | μА   |
|                          | A2-A0                         |                                                                                  | $V_{I} = V_{CC}$ or $GND^{(3)}$                                                               |                  |     | 4                  | 5    |      |
| Ci                       | RESET                         |                                                                                  | $v_{I} = v_{CC}$ or $GND^{(3)}$                                                               | 1.65 V to 5.5 V  |     | 4                  | 5    | pF   |
|                          | SCL                           |                                                                                  | $V_I = V_{CC}$ or $GND^{(3)}$ , Switch OFF                                                    |                  |     | 20                 | 28   |      |
| C (5)                    | SDA                           |                                                                                  | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup> , Switch OFF                           | 165 // +0 5 5 // |     | 20                 | 28   | nE   |
| C <sub>io(off)</sub> (5) | SC7-SC0, SD7-                 | SD0                                                                              | vi = vcc or GivD (*), Switch OFF                                                              | 1.65 V to 5.5 V  |     | 5.5                | 7.5  | pF   |

<sup>(1)</sup> For operation between specified voltage ranges, refer to the worst-case parameter in both applicable ranges.

<sup>(3)</sup> 

All typical values are at nominal supply voltage (1.8-, 2.5-, 3.3-, or 5-V  $V_{CC}$ ),  $V_{CC}$ ,  $V_{CC}$  (held high) when all other input voltages,  $V_{CC}$  (and  $V_{CC}$ ) are  $V_{CC}$  (held high) when all other input voltages,  $V_{CC}$  (by  $V_{CC}$ ). The power-on reset circuit resets the  $V_{CC}$  (bus logic with  $V_{CC}$ ) are  $V_{CC}$  (by  $V_{CC}$ ), depends on internal capacitance and external capacitance added to the SCn lines when channels(s) are ON.



## Electrical Characteristics<sup>(1)</sup> (continued)

 $V_{CC} = 2.3 \text{ V}$  to 3.6 V, over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER            | TEST CONDITIONS                                | V <sub>CC</sub>  | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------|----------------------|------------------------------------------------|------------------|-----|--------------------|-----|------|
| R <sub>ON</sub> | Switch-on resistance | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 15 mA | 4.5 V to 5.5 V   | 4   | 10                 | 20  |      |
|                 |                      |                                                | 3 V to 3.6 V     | 5   | 12                 | 30  |      |
|                 |                      | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 10 mA | 2.3 V to 2.7 V   | 7   | 15                 | 45  | Ω    |
|                 |                      |                                                | 1.65 V to 1.95 V | 10  | 25                 | 70  |      |

## 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5)

|                        |                                                               |                                           | MIN                    | MAX  | UNIT |
|------------------------|---------------------------------------------------------------|-------------------------------------------|------------------------|------|------|
| STANDAR                | D MODE                                                        |                                           |                        |      |      |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                              |                                           | 0                      | 100  | kHz  |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                              |                                           | 4                      |      | μS   |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                               |                                           | 4.7                    |      | μS   |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                                   |                                           |                        | 50   | ns   |
| $t_{sds}$              | I <sup>2</sup> C serial-data setup time                       |                                           | 250                    |      | ns   |
| $t_{\text{sdh}}$       | I <sup>2</sup> C serial-data hold time                        |                                           | 0 <sup>(1)</sup>       |      | μS   |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                              |                                           |                        | 1000 | ns   |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                              |                                           |                        | 300  | ns   |
| t <sub>ocf</sub>       | I <sup>2</sup> C output (SDn) fall time (10-pF to 400         | 0-pF bus)                                 |                        | 300  | ns   |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop and sta           | ırt                                       | 4.7                    |      | μS   |
| $t_{\rm sts}$          | I <sup>2</sup> C start or repeated start condition set        | up                                        | 4.7                    |      | μS   |
| $t_{\rm sth}$          | I <sup>2</sup> C start or repeated start condition hol        | d                                         | 4                      |      | μS   |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup                         |                                           | 4                      |      | μS   |
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) (2)                             | SCL low to SDA output low valid           |                        | 1    | μS   |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) (2)                             | SCL low to SDA output high valid          |                        | 0.6  | μS   |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition                              | ACK signal from SCL low to SDA output low |                        | 1    | μS   |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load                          |                                           |                        | 400  | pF   |
| FAST MOD               | )E                                                            |                                           |                        |      |      |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                              |                                           | 0                      | 400  | kHz  |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                              |                                           | 0.6                    |      | μS   |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                               |                                           | 1.3                    |      | μS   |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                                   |                                           |                        | 50   | ns   |
| t <sub>sds</sub>       | I <sup>2</sup> C serial-data setup time                       |                                           | 100                    |      | ns   |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial-data hold time                        |                                           | 0 <sup>(1)</sup>       |      | μS   |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                              |                                           | 20 + 0.1C <sub>b</sub> | 300  | ns   |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                              |                                           | 20 + 0.1C <sub>b</sub> | 300  | ns   |
| t <sub>ocf</sub>       | I <sup>2</sup> C output (SDn) fall time (10-pF to 400-pF bus) |                                           | 20 + 0.1C <sub>b</sub> | 300  | ns   |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop and sta           | ırt                                       | 1.3                    |      | μS   |
| t <sub>sts</sub>       | I <sup>2</sup> C start or repeated start condition set        | up                                        | 0.6                    |      | μS   |
| t <sub>sth</sub>       | I <sup>2</sup> C start or repeated start condition hol        | d                                         | 0.6                    |      | μS   |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup                         |                                           | 0.6                    |      | μS   |

<sup>(1)</sup> A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub> min of the SCL signal), to bridge the undefined region of the falling edge of SCL.

<sup>(2)</sup> Data taken using a 1-kΩ pull-up resistor and 50-pF load (see Figure 6)

<sup>(3)</sup> C<sub>b</sub> = total bus capacitance of one bus line in pF



## I<sup>2</sup>C Interface Timing Requirements (continued)

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5)

|                        |                                      |                                           | MIN | MAX | UNIT |
|------------------------|--------------------------------------|-------------------------------------------|-----|-----|------|
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) (2)    | SCL low to SDA output low valid           |     | 1   | μS   |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) (2)    | SCL low to SDA output high valid          |     | 0.6 | μS   |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition     | ACK signal from SCL low to SDA output low |     | 1   | μS   |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load |                                           |     | 400 | pF   |

## 6.7 Reset Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                         | MIN | MAX | UNIT |
|-----------------------|-----------------------------------|-----|-----|------|
| t <sub>W(L)</sub>     | Pulse duration, RESET low         | 6   |     | ns   |
| t <sub>REC(STA)</sub> | Recovery time from RESET to start | 0   |     | ns   |

## 6.8 Switching Characteristics

over recommended operating free-air temperature range, C₁ ≤ 100 pF (unless otherwise noted) (see Figure 5)

|                      | PARAMETE               | R                                                                      | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|----------------------|------------------------|------------------------------------------------------------------------|-----------------|----------------|---------|------|
| t <sub>pd</sub> (1)  | Propagation delay time | $R_{ON} = 20 \Omega, C_L = 15 pF$<br>$R_{ON} = 20 \Omega, C_L = 50 pF$ | SDA or SCL      | SDn or SCn     | 0.3     | ns   |
| t <sub>rst</sub> (2) | RESET time (SDA clear) |                                                                        | RESET           | SDA            | 500     | ns   |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (ze<u>ro outp</u>ut impedance).

<sup>(2)</sup> t<sub>rst</sub> is the propagation delay measured from the time the RESET pin is first asserted low to the time the SDA pin is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>.



## 6.9 Typical Characteristics





## 7 Parameter Measurement Information



**SDA LOAD CONFIGURATION** 



**VOLTAGE WAVEFORMS** 

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_r/t_f~\leq$  30 ns.
- C. Not all parameters and waveforms are applicable to all devices.

Figure 5. I<sup>2</sup>C Load Circuit and Voltage Waveforms



## **Parameter Measurement Information (continued)**



#### **SDA LOAD CONFIGURATION**



- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub>/t<sub>f</sub> ≤ 30 ns.
- C. I/Os are configured as inputs.
- D. Not all parameters and waveforms are applicable to all devices.

Figure 6. Reset Load Circuit and Voltage Waveforms

Submit Documentation Feedback



## 8 Detailed Description

#### 8.1 Overview

The TCA9548A is an 8-channel, bidirectional translating I<sup>2</sup>C switch. The master SCL/SDA signal pair is directed to eight channels of slave devices, SC0/SD0-SC7/SD7. Any individual downstream channel can be selected as well as any combination of the eight channels.

The device offers an active-low RESET input which resets the state machine and allows the TCA9548A to recover must one of the downstream I<sup>2</sup>C buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply, V<sub>CC</sub>, also known as a power-on reset (POR). Both the RESET function and a POR cause all channels to be deselected.

The connections of the I<sup>2</sup>C data path are controlled by the same I<sup>2</sup>C master device that is switched to communicate with multiple I<sup>2</sup>C slaves. After the successful acknowledgment of the slave address (hardware selectable by A0, A1, and A2 pins), a single 8-bit control register is written to or read from to determine the selected channels.

The TCA9548A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel.



## 8.2 Functional Block Diagram





### 8.3 Feature Description

The TCA9548A is an 8-channel, bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The TCA9548A features I<sup>2</sup>C control using a single 8-bit control register in which each bit controls the enabling and disabling of one of the corresponding 8 switch channels for I<sup>2</sup>C data flow. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the TCA9548A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the TCA9548A can be reset to resume normal operation using the RESET pin feature or by a power-on reset which results from cycling power to the device.

#### 8.4 Device Functional Modes

### 8.4.1 RESET Input

The  $\overline{\text{RESET}}$  input is an active-low signal that may be used to recover from a bus-fault condition. When this signal is asserted low for a minimum of  $t_{WL}$ , the TCA9548A resets its registers and  $I^2C$  state machine and deselects all channels. The  $\overline{\text{RESET}}$  input must be connected to  $V_{CC}$  through a pull-up resistor.

#### 8.4.2 Power-On Reset

When power is applied to the VCC pin, an internal power-on reset holds the TCA9548A in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At this point, the reset condition is released, and the TCA9548A registers and  $I^2C$  state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter,  $V_{CC}$  must be lowered below  $V_{PORF}$  to reset the device.

## 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The TCA9548A has a standard bidirectional I<sup>2</sup>C interface that is controlled by a master device in order to be configured or read the status of this device. Each slave on the I<sup>2</sup>C bus has a specific device address to differentiate between other slave devices that are on the same I<sup>2</sup>C bus. Many slave devices require configuration upon startup to set the behavior of the device. This is typically done when the master accesses internal register maps of the slave, which have unique register addresses. A device can have one or multiple registers where data is stored, written, or read.

The physical I<sup>2</sup>C interface consists of the serial clock (SCL) and serial data (SDA) lines. Both SDA and SCL lines must be connected to  $V_{CC}$  through a pull-up resistor. The size of the pull-up resistor is determined by the amount of capacitance on the I<sup>2</sup>C lines. (For further details, see the  $^{\beta}C$  Pull-up Resistor Calculation application report. Data transfer may be initiated only when the bus is idle. A bus is considered idle if both SDA and SCL lines are high after a STOP condition (See Figure 7 and Figure 8).

The following is the general procedure for a master to access a slave device:

- 1. If a master wants to send data to a slave:
  - Master-transmitter sends a START condition and addresses the slave-receiver.
  - Master-transmitter sends data to slave-receiver.
  - Master-transmitter terminates the transfer with a STOP condition.
- 2. If a master wants to receive or read data from a slave:
  - Master-receiver sends a START condition and addresses the slave-transmitter.
  - Master-receiver sends the requested register to read to slave-transmitter.
  - Master-receiver receives data from the slave-transmitter.

## **Programming (continued)**

Master-receiver terminates the transfer with a STOP condition.



Figure 7. Definition of Start and Stop Conditions

SDA line stable while SCL line is high SCL 0 1 1 **ACK** 1 0 0 0 SDA Bit Bit MSBBit Bit Bit Bit LSB ACK Byte: 1010 1010 ( 0xAAh )

Figure 8. Bit Transfer

### 8.5.2 Device Address

Figure 9 shows the address byte of the TCA9548A.



Figure 9. TCA9548A Address



## **Programming (continued)**

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

Table 1 shows the TCA9548A address reference.

Н

Н

Н

**INPUTS** I<sup>2</sup>C BUS SLAVE ADDRESS **A2** Α1 A0 112 (decimal), 70 (hexadecimal) L 1 L L L Н 113 (decimal), 71 (hexadecimal) Н 114 (decimal), 72 (hexadecimal) L L L Н Н 115 (decimal), 73 (hexadecimal) Н Т ı 116 (decimal), 74 (hexadecimal) Н L Н 117 (decimal), 75 (hexadecimal) Н Н L 118 (decimal), 76 (hexadecimal)

Table 1. Address Reference

#### 8.5.3 Bus Transactions

Data must be sent to and received from the slave devices, and this is accomplished by reading from or writing to registers in the slave device.

119 (decimal), 77 (hexadecimal)

Registers are locations in the memory of the slave which contain information, whether it be the configuration information or some sampled data to send back to the master. The master must write information to these registers in order to instruct the slave device to perform a task.

While it is common to have registers in I<sup>2</sup>C slaves, note that not all slave devices have registers. Some devices are simple and contain only 1 register, which may be written to directly by sending the register data immediately after the slave address, instead of addressing a register. The TCA9548A is example of a single-register device, which is controlled via I<sup>2</sup>C commands. Since it has 1 bit to enable or disable a channel, there is only 1 register needed, and the master merely writes the register data after the slave address, skipping the register number.

#### 8.5.3.1 Writes

To write on the  $I^2C$  bus, the master sends a START condition on the bus with the address of the slave, as well as the last bit (the  $R/\overline{W}$  bit) set to 0, which signifies a write. The slave acknowledges, letting the master know it is ready. After this, the master starts sending the control register data to the slave until the master has sent all the data necessary (which is sometimes only a single byte), and the master terminates the transmission with a STOP condition.

There is no limit to the number of bytes sent, but the last byte sent is what is in the register.

Figure 10 shows an example of writing a single byte to a slave register.





## Write to one register in a device



Figure 10. Write to Register

#### 8.5.3.2 Reads

Reading from a slave is very similar to writing, but the master sends a START condition, followed by the slave address with the R/W bit set to 1 (signifying a read). The slave acknowledges the read request, and the master releases the SDA bus but continues supplying the clock to the slave. During this part of the transaction, the master becomes the master-receiver, and the slave becomes the slave-transmitter.

The master continues to send out the clock pulses, but releases the SDA line so that the slave can transmit data. At the end of every byte of data, the master sends an ACK to the slave, letting the slave know that it is ready for more data. Once the master has received the number of bytes it is expecting, it sends a NACK, signaling to the slave to halt communications and release the bus. The master follows this up with a STOP condition.

Figure 11 shows an example of reading a single byte from a slave register.



Figure 11. Read from Control Register



#### 8.5.4 Control Register

Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9548A (see Figure 12). This register can be written and read via the I<sup>2</sup>C bus. Each bit in the command byte corresponds to a SCn/SDn channel and a high (or 1) selects this channel. Multiple SCn/SDn channels may be selected at the same time. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition always must occur immediately after the acknowledge cycle. If multiple bytes are received by the TCA9548A, it saves the last byte received.

Channel Selection Bits (Read/Write)



Figure 12. Control Register

Table 2 shows the TCA9548A Command Byte Definition.

**Table 2. Command Byte Definition** 

|          |    | COMMAND |    |          |     |    |    |                                                   |
|----------|----|---------|----|----------|-----|----|----|---------------------------------------------------|
| B7       | В6 | B5      | B4 | В3       | B2  | B1 | В0 | COMMAND                                           |
| Х        | Х  | Х       | Х  | Х        | x x |    | 0  | Channel 0 disabled                                |
| ^        | ^  | ^       | ^  | ^        | ^   | ^  | 1  | Channel 0 enabled                                 |
| Х        | X  | X       | X  | X        | X   | 0  | X  | Channel 1 disabled                                |
| <b>X</b> | ^  | X       | X  | X        | ^   | 1  | ^  | Channel 1 enabled                                 |
| Х        | Х  | Х       | Х  | Х        | 0   | X  | Х  | Channel 2 disabled                                |
| <b>X</b> | ^  | X       | X  | X        | 1   | ^  | ^  | Channel 2 enabled                                 |
| Х        | Х  | Х       | Х  | 0        | Х   | Х  | Х  | Channel 3 disabled                                |
| <b>X</b> | ^  | X       | X  | 1        | ^   | X  | ^  | Channel 3 enabled                                 |
| V        | Х  | Х       | 0  | - X      | V   | V  | V  | Channel 4 disabled                                |
| X        | ^  | X       | 1  | <b>X</b> | X   | X  | X  | Channel 4 enabled                                 |
| Х        | Х  | 0       | Х  | Х        | Х   | V  | X  | Channel 5 disabled                                |
| <b>X</b> | ^  | 1       | X  | X        | ^   | X  | ^  | Channel 5 enabled                                 |
| V        | 0  | V       | V  | X        | V   | V  | V  | Channel 6 disabled                                |
| X        | 1  | X       | X  | X        | X   | X  | X  | Channel 6 enabled                                 |
| 0        | V  | V       | V  | Х        | V   | V  | V  | Channel 7 disabled                                |
| 1        | X  | X       | X  | X        | X   | X  | X  | Channel 7 enabled                                 |
| 0        | 0  | 0       | 0  | 0        | 0   | 0  | 0  | No channel selected, power-up/reset default state |



#### 8.5.5 RESET Input

The  $\overline{\text{RESET}}$  input is an active-low signal that may be used to recover from a bus-fault condition. When this signal is asserted low for a minimum of  $t_{WL}$ , the TCA9548A resets its registers and  $I^2C$  state machine and deselects all channels. The  $\overline{\text{RESET}}$  input must be connected to  $V_{CC}$  through a pull-up resistor.

#### 8.5.6 Power-On Reset

When power (from 0 V) is applied to  $V_{CC}$ , an internal power-on reset holds the TCA9548A in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the TCA9548A registers and  $I^2C$  state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{POR}$  and then back up to the operating voltage for a power-reset cycle.

Product Folder Links: TCA9548A

Copyright © 2012-2016, Texas Instruments Incorporated



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

Applications of the TCA9548A contain an  $I^2C$  (or SMBus) master device and up to eight  $I^2C$  slave devices. The downstream channels are ideally used to resolve  $I^2C$  slave address conflicts. For example, if eight identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0-7. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and all other channels switched off, the data can be retrieved, and the  $I^2C$  master can move on and read the next channel.

In an application where the I<sup>2</sup>C bus contains many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across multiple channels. If multiple switches are enabled simultaneously, additional design requirements must be considered (see the *Design Requirements* section and *Detailed Design Procedure* section).

## 9.2 Typical Application

Figure 13 shows an application in which the TCA9548A can be used.



## **Typical Application (continued)**



Pin numbers shown are for the PW package.

Figure 13. Typical Application Schematic



### Typical Application (continued)

#### 9.2.1 Design Requirements

A typical application of the TCA9548A contains one or more data pull-up voltages,  $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0} - V_{DPU7}$ ). In the event where the master device and all slave devices operate at the same voltage, then  $V_{DPUM} = V_{DPUX} = VCC$ . In an application where voltage translation is necessary, additional design requirements must be considered to determine an appropriate  $V_{CC}$  voltage.

The A0, A1, and A2 pins are hardware selectable to control the slave address of the TCA9548A. These pins may be tied directly to GND or  $V_{CC}$  in the application.

If multiple slave channels are activated simultaneously in the application, then the total  $I_{OL}$  from SCL/SDA to GND on the master side is the sum of the currents through all pull-up resistors,  $R_p$ .

The pass-gate transistors of the TCA9548A are constructed such that the  $V_{CC}$  voltage can be used to limit the maximum voltage that is passed from one  $I^2C$  bus to another.

Figure 14 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* table). In order for the TCA9548A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 14, V<sub>pass(max)</sub> is 2.7 V when the TCA9548A supply voltage is 4 V or lower, so the TCA9548A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 13).

#### 9.2.2 Detailed Design Procedure

Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors,  $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of  $V_{DPUX}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$  as shown in Equation 1:

$$R_{p(min)} = \frac{V_{DPUX} - V_{OL(max)}}{I_{OL}}$$
(1)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$  as shown in Equation 2:

$$R_{p(\text{max})} = \frac{t_r}{0.8473 \times C_b} \tag{2}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9548A,  $C_{io(OFF)}$ , the capacitance of wires, connections and traces, and the capacitance of each individual slave on a given channel. If multiple channels are activated simultaneously, each of the slaves on all channels contribute to total bus capacitance.



## **Typical Application (continued)**

## 9.2.3 Application Curves



Submit Documentation Feedback



## 10 Power Supply Recommendations

The operating power-supply voltage range of the TCA9548A is 1.65 V to 5.5 V applied at the VCC pin. When the TCA9548A is powered on for the first time or anytime the device must be reset by cycling the power supply, the power-on reset requirements must be followed to ensure the I<sup>2</sup>C bus logic is initialized properly.

### 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, TCA9548A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

A power-on reset is shown in Figure 17.



 $V_{CC}$  is Lowered Below the POR Threshold, Then Ramped Back Up to  $V_{CC}$ 

Figure 17. Power-On Reset Waveform

Table 3 specifies the performance of the power-on reset feature for TCA9548A for both types of power-on reset.

**PARAMETER** MIN UNIT MAX Fall time See Figure 17 100 1 ms  $V_{CC\_FT}$ See Figure 17 100  $V_{CC\ RT}$ Rise time 0.1 ms Time to re-ramp (when  $V_{CC}$  drops below  $V_{PORF(min)}$  – 50 mV or  $V_{CC\_TRR}$ See Figure 17 40 μS when V<sub>CC</sub> drops to GND) Level that V<sub>CC</sub> can glitch down to, but not cause a functional See Figure 18 V  $V_{CC\ GH}$ 1.2 disruption when  $V_{CC\ GW} = 1~\mu s$ Glitch width that does not cause a functional disruption when See Figure 18  $V_{CC\_GW}$ 10 μS  $V_{CC\ GH} = 0.5 \times V_{CC}$ 

Table 3. Recommended Supply Sequencing and Ramp Rates<sup>(1)</sup>

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 18 and Table 3 provide more information on how to measure these specifications.



Figure 18. Glitch Width and Glitch Height

<sup>(1)</sup> All supply sequencing and ramp rate values are measured at  $T_A = 25^{\circ}C$ 



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 19 and Table 3 provide more details on this specification.



Figure 19. V<sub>POR</sub>

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



## 11 Layout

## 11.1 Layout Guidelines

For PCB layout of the TCA9548A, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and pins that are connected to ground must have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple.

In an application where voltage translation is not required, all  $V_{DPUX}$  voltages and  $V_{CC}$  could be at the same potential and a single copper plane could connect all of pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required,  $V_{DPUM}$  and  $V_{DPU0} - V_{DPU7}$ , may all be on the same layer of the board with split planes to isolate different voltage potentials.

To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn and SDn) must be a short as possible and the widths of the traces must also be minimized (for example, 5-10 mils depending on copper weight).

### 11.2 Layout Example



Figure 20. Layout Schematic

Submit Documentation Feedback



## 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- I2C Bus Pull-Up Resistor Calculation
- Maximum Clock Frequency of I2C Bus Using Repeaters
- Introduction to Logic
- Understanding the I2C Bus
- Choosing the Correct I2C Device for New Designs
- TCA9548AEVM User's Guide

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

18-Nov-2016

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TCA9548AMRGER    | ACTIVE | VQFN         | RGE     | 24   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PW548A         | Samples |
| TCA9548APWR      | ACTIVE | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PW548A         | Samples |
| TCA9548ARGER     | ACTIVE | VQFN         | RGE     | 24   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PW548A         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

18-Nov-2016

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 22-Nov-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9548AMRGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q1               |
| TCA9548APWR   | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TCA9548ARGER  | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 22-Nov-2016



\*All dimensions are nominal

| 7 till dillitorioriorio di o mominar |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TCA9548AMRGER                        | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TCA9548APWR                          | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| TCA9548ARGER                         | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated