

## I<sup>2</sup>C Master Mode

## Introduction

Author: Christopher Best, Microchip Technology Inc.

Inter-Integrated Circuit, more commonly referred to as I<sup>2</sup>C, is a synchronous, two-wire, bidirectional serial communications bus. The I<sup>2</sup>C module can be used to communicate with other I<sup>2</sup>C compatible EEPROMs, display drivers, sensors, or other microcontroller devices. This technical brief will discuss the features and functions of the stand-alone I<sup>2</sup>C module in Master mode. The stand-alone I<sup>2</sup>C module should not be confused with the traditional Master Synchronous Serial Port (MSSP), which contained both I<sup>2</sup>C and Serial Peripheral Interface (SPI) functions.

#### I<sup>2</sup>C Module Modes and Features

The I<sup>2</sup>C module provides the following operational modes and features:

- Master mode
- · Slave mode with Byte NACKing
- Multi-Master mode
- Dedicated Receive and Transmit Buffers
- Up to Four Dedicated Slave Address Buffers<sup>(1)</sup>
- 7-bit and 10-bit Addressing with Masking
- General Call Addressing
- Interrupts
- Bus Collision Detection
- Bus Time-out Detection with Programmable Sources
- SDA Hold Time Selection
- · Programmable Bus-free Time Selection
- I<sup>2</sup>C, SMBus 2.0, and SMBus 3.0 Input Level Selection
- Direct Memory Access (DMA) Support<sup>(2)</sup>

#### Note:

- 1. Support for four dedicated slave buffers is only available when in 7-bit Addressing mode. When in 10-bit Addressing mode, only two dedicated address buffers are available.
- 2. Direct Memory Access (DMA) is not available on all devices. Please refer to the device data sheet to determine if the DMA is available.

## 1. I<sup>2</sup>C Specification

The I<sup>2</sup>C specification was developed by Phillips Semiconductors (now NXP Semiconductors) to communicate between devices connected to a two-wire bus. Phillips recognized that there were many similarities between consumer electronics, industrial electronics, and telecommunications designs. Since the various designs often contained similar components, such as Analog-to-Digital converters (ADCs), LCDs, or EEPROMs, Phillips determined that they could simplify system design and maximize hardware efficiency by creating a communication bus that could be used to transfer data between any device connected to the bus.

This allowed designers to use devices from multiple manufacturers, or use one device in several designs. The specification also solved interfacing problems by creating a scheme that is now held as an industry standard, meaning any I<sup>2</sup>C device could communicate with any other I<sup>2</sup>C device without having to change the hardware or firmware of either device.

The I<sup>2</sup>C specification defines the bus as a two-wire, bidirectional communications scheme. One line carries the serial data (SDA), and one line carries the serial clock (SCL). Each I<sup>2</sup>C device has its unique address, either 7-bits or 10-bits in length. An I<sup>2</sup>C device can operate as either a bus master, bus slave, or both, depending on the device and application. The specification defines the data transfer rates as follows:

- Standard mode transfer rates up to 100 Kbits/s
- Fast mode transfer rates up to 400 Kbits/s
- Fast mode Plus transfer rates up to 1 Mbit/s
- High-speed mode transfer rates up to 3.4 Mbits/s

Microchip's I<sup>2</sup>C module implements master and slave hardware that supports Standard mode, Fast mode and Fast mode Plus. Throughout this technical brief, the I<sup>2</sup>C specification will be referred to so that the reader understands both the I<sup>2</sup>C module and the I<sup>2</sup>C specification.

#### I<sup>2</sup>C Bus Terminology

To properly understand the language used in the specification, the following is a list of terms commonly used by the specification and found throughout this technical brief:

Table 1-1. I<sup>2</sup>C Bus Terminology

| Term            | Description                                                                                      |  |
|-----------------|--------------------------------------------------------------------------------------------------|--|
| Transmitter     | The device that shifts data out onto the bus                                                     |  |
| Receiver        | The device that shifts data in from the bus                                                      |  |
| Master          | The device that initiates data transfer, generates the clock signal, and terminates transmission |  |
| Slave           | The device addressed by the master                                                               |  |
| Multi-master    | A bus with more than one device that can initiate data transfers                                 |  |
| Arbitration     | Procedure that ensures that only one master at a time controls the bus                           |  |
| Synchronization | Procedure to synchronize the clocks of two or more devices on the bus                            |  |
| Idle            | Both the SDA and SCK lines are in a logic High state; no activity on the bus                     |  |
| Active          | Any time in which one or more master devices are controlling the bus                             |  |

| Term             | Description                                                                                                 |  |
|------------------|-------------------------------------------------------------------------------------------------------------|--|
| Address Slave    | Slave device that has received a matching address and is actively being clocked by a master                 |  |
| Matching Address | Address byte clocked into a slave that matches the value stored in one of the I2CADR registers              |  |
| Write Request    | Master sends an address byte with the $R/\overline{W}$ bit clear; master intends to write data to the slave |  |
| Read Request     | Master sends an address byte with the $R/\overline{W}$ bit set; master intends to receive data from a slave |  |
| Clock Stretching | When a device holds the clock line low to pause communications                                              |  |
| Bus Collision    | Condition in which the expected data on SDA is a logic high, but is sampled as a logic low                  |  |
| Bus Time-Out     | Condition in which a device on the bus is holding the bus for longer than a specified period                |  |

#### 2. I<sup>2</sup>C Module Overview

The I²C module provides a synchronous serial interface between the microcontroller and other I²C compatible devices using the two-wire bus. The two signal connections, Serial Clock (SCL) and Serial Data (SDA), are bidirectional open-drain lines, each requiring pull-up resistors to the supply voltage. Pulling the line to ground is considered a logic '0', while allowing the line to float is considered a logic '1'. It is important to note that the voltage levels of the logic '0' (low) and logic '1' (high) are not fixed and are dependent on the bus supply voltage. According to the I²C specification, a logic input low level is up to 30% of  $V_{DD}$  ( $V_{IL} \le 0.3 V_{DD}$ ), while a logic input high level is 70% to 100% of  $V_{DD}$  ( $V_{IH} \ge 0.7 V_{DD}$ ). Some legacy devices may use the previously defined fixed levels of  $V_{IL} = 1.5 V$  and  $V_{IH} = 3.0 V$ , but all new I²C compatible devices require the use of the 30/70% specification.

All I<sup>2</sup>C communication is performed using an 8-bit data word and a 1-bit acknowledge condition. All transactions on the bus are initiated and terminated by the master device. Depending on the direction of the data being transferred, there are four main operations performed by the I<sup>2</sup>C module:

- Master Transmit master is transmitting data to a slave
- Master Receive master is receiving data from a slave
- Slave Transmit slave is transmitting data to a master
- Slave Receive slave is receiving data from a master

The  $I^2C$  interface allows for a multi-master bus, meaning that there can be several master devices present on one bus. A master can select a slave device by transmitting an unique address on the bus. When the address matches a slave's address, the slave responds with an acknowledge condition ( $\overline{ACK}$ ), and communication between the master and that slave can commence. All other devices connected to the bus must ignore any transactions not intended for them.

#### 2.1 Dedicated Transmit/Receive Buffers

The  $I^2C$  module has two dedicated data buffers, one for transmission (I2CTXB) and one for reception (I2CRXB) - see figure below.

Figure 2-1. I<sup>2</sup>C Transmit (I2CTXB) and Receive (I2CRXB) Buffers



#### Note:

1. Shift register is not accessible to the user.

The transmit buffer, I2CTXB, is loaded from software or from the Direct Memory Access (DMA) module (see Figure 2-2). When transmission begins, data loaded into the I2CTXB is shifted into the transmit shift register and out onto the bus. The I2CTXB can be loaded when the Transmit Buffer Empty (TXBE) bit of the I2CSTAT1 register is set (TXBE = 1), indicating that the buffer is empty. When the buffer is empty and the I2CCNT register is not equal to '0', the I<sup>2</sup>C Transmit Buffer Interrupt Flag (I2CTXIF) bit is set, and will generate an interrupt condition if the I2CTXIE bit is set. Loading a new byte of data into the I2CTXB clears the I2CTXIF Flag bit. If the buffer is loaded when it is full (TXBE = 0), the transmit write error (TXRE) is set, and the new data is discarded. If TXRE is set, user software must clear this error condition to resume normal operation.

The receive buffer, I2CRXB, receives data from the bus via the receive Shift register. The I2CRXB can be read through user software or through the DMA (see Figure 2-2). When a new byte is received into I2CRXB, the Receive Buffer Full (RXBF) bit of the I2CSTAT1 register and the I<sup>2</sup>C Receive Buffer Interrupt Flag (I2CRXIF) bit are set, and an interrupt is generated if the I2CRXIE is set. Reading the buffer clears both RXBF and I2CRXIF. If the buffer is read when it is empty (RXBF = 0), the receive read error (RXRE) is set, and a Not Acknowledge ( $\overline{NACK}$ ) is generated. User software must clear the error condition to resume normal operation.

Memory Buffer Memory Buffer **DMA READ** FROM I2CRXB **I2CRXB I2CRXB** <sup>2</sup>C Master I<sup>2</sup>C Slave **SDA** Shift Register<sup>(1)</sup> Shift Register<sup>(1)</sup> **I2CTXB I2CTXB** SCL **DMA WRITE** TO I2CTXB Memory Buffer Memory Buffer

Figure 2-2. I<sup>2</sup>C Transmit/Receive Buffers with DMA

#### Note:

1. Shift register is not accessible to the user.

Both transmit and receive buffers can be cleared by setting the Clear Buffer (CLRBF) bit of the I2CSTAT1 register, which also clears both the I2CTXIF and I2CRXIF interrupt flags.

#### 2.2 Address Buffers

The I<sup>2</sup>C module has two address buffer registers, I2CADB0 and I2CADB1, which can be used as a receive buffer in Slave mode, a transmit buffer in Master mode, or both transmit and receive buffers in Multi-Master mode (see table below). This differs from the MSSP module in that the MSSP module only

used the SSPBUF to receive or transmit an address (or data). The address buffers are enabled via the Address Buffer Disable (ABD) bit. When ABD is clear, the address buffers are enabled; when the ABD is set, the address buffers are disabled.

Table 2-1. Address Buffer Direction for Master Modes

| Modes                | MODE<2:0> | I2CADB0 | I2CADB1 |
|----------------------|-----------|---------|---------|
| Master (7-bit)       | 100       | Unused  | TX      |
| Master (10-bit)      | 101       | TX      | TX      |
| Multi-Master (7-bit) | 111       | RX      | TX      |

In 7-bit Master mode, I2CADB1 is used to store a slave address, while I2CADB0 is unused. When the address buffers are enabled (the ABD bit of I2CCON2 = 0), the address loaded into I2CADB1 is copied into the transmit shift register automatically by hardware. Conversely, when the address buffers are disabled (ABD = 1), neither I2CADB0 or I2CADB1 are used, and the slave address is loaded into the I2CTXB register by user software.

In 10-bit Master mode, I2CADB0 is used to store the lower eight bits of the slave address, while I2CADB1 is used to store the upper bits and  $R/\overline{W}$  value of the slave address. When the address buffers are enabled (ABD = 0), the upper byte of the 10-bit address loaded into I2CADB1 is copied automatically by the hardware into the transmit shift register. Once the master receives the  $\overline{ACK}$  from the slave, the lower byte of the 10-bit address loaded into I2CADB0 is copied automatically by the hardware into the transmit shift register.

In Multi-Master mode, only 7-bit addresses are used. If the device is addressed as a slave, the received matching slave address is copied into the I2CADB0 register. If the device is communicating as a master, the contents of the I2CADB1 register are copied into the transmit shift register to address the slave.

#### 2.3 Receive Buffer

The stand-alone I<sup>2</sup>C module has a dedicated receive buffer, I2CRXB, which operates independently from the transmit buffer.

The receive buffer holds one byte of data that is shifted in from the receive shift register. User software or the DMA can read the byte through the I2CRXB register. When a new byte is received, the Receive Buffer Full (RXBF) Status bit is set. The RXBF bit replaces the Buffer Full (BF) bit used in the MSSP module upon reception of a full byte. Reading I2CRXB will clear the RXBF bit. If the buffer is read while empty (RXBF = 0), the Receive Read Error (RXRE) bit is set, and the module generates a NACK. User software must clear the RXRE bit to resume normal operation. Additionally, setting the Clear Buffer (CLRBF) bit clears both the receive and transmit buffers, as well as the Receive Interrupt Flag (RXIF) bit and Transmit Interrupt Flag (TXIF) bit.

#### 2.4 Transmit Buffer

The stand-alone I<sup>2</sup>C module has a dedicated transmit buffer, I2CTXB, which operates independently from the receive buffer.

The transmit buffer is loaded with an address or data byte that is to be shifted into the transmit shift register and transmitted onto the bus. When the I2CTXB is empty, the Transmit Buffer Empty (TXBE) Status bit is set, allowing user software or the DMA to load another byte into the buffer. Once the data is transmitted from the I2CTXB register, the TXBE bit is cleared. If user software attempts to load the

I2CTXB while it is full, the Transmit Write Error (TXRE) Flag bit is set, a NACK is generated, and the new data is ignored. If the TXRE Flag is set, software must clear this bit before attempting to load the buffer again. Additionally, setting the Clear Buffer (CLRBF) bit clears both the transmit and receive buffers, as well as the Transmit Interrupt Flag (TXIF) bit and Receive Interrupt Flag (RXIF) bit.

#### 2.5 Start Condition

The I<sup>2</sup>C specification defines a start condition as the transition of the SDA line from an Idle state (logic high level) to an active state (logic low level) while the SCL line is Idle (see figure below). The start condition is always initiated by the master and signifies the beginning of a transmission.

Figure 2-3. Start Condition



#### Note:

- 1. See device data sheet for start condition hold time parameters.
- SDA hold time are configured via the SDAHT<1:0> bits.

According to the I<sup>2</sup>C specification, a bus collision cannot occur on a start condition. The Bus Free (BFRE) bit is used by module hardware to indicate the status of the bus. The Bus Free Time (BFRET<1:0>) bits define the amount of I<sup>2</sup>C clock cycles that master hardware must detect while the bus is idle before the BFRE bit is asserted. When the BFRE bit is set (BFRE = 1), the bus is considered in an Idle state, and a master device may issue a start condition. If there is more than one master on the bus (Multi-Master mode), and both attempt to issue a start condition simultaneously, a bus collision will occur during the addressing phase of communication.

#### 2.6 Repeated Start/Restart Condition

A repeated start or restart condition is identical to a start condition. A master device can issue a restart condition instead of a stop condition if it intends to hold the bus after completing the current data transfer. A restart condition has the same effect on the slave as a start condition would, resetting all slave logic and preparing it to receive an address. The restart condition is always initiated by the master.

A repeated start condition occurs when the RSEN bit is set, I2CCNT is '0', and either master hardware or user software sets the start bit.

When the start bit is set, master hardware releases SDA (SDA floats high) for  $T_{SCL}/2$ . Then, hardware releases SCL for  $T_{SCL}/2$ , and samples SDA. If SDA is sampled low (while SCL is high), as bus collision has occurred, setting the BCLIF bit and placing master hardware in the idle state. If SDA is sampled high (while SCL is also high), master hardware issues a start condition. If ABD = 0, hardware loads the 0C shift register with the address loaded into I2CADB0/1. If ABD = 0, hardware transfers the address from I2CTXB into the shift register. Once a repeated start condition is detected on the bus, the Restart Condition Interrupt Flag (RSCIF) bit is set. See figure below for more details.

Figure 2-4. Restart Condition



#### Note:

1. See device data sheet for restart condition setup times.

## 2.7 Acknowledge (ACK)/Not Acknowledge (NACK) Condition

The I<sup>2</sup>C specification defines the acknowledge condition as a logic low state of the SDA line during the 9<sup>th</sup> SCL pulse for any successfully transferred byte. During this time, the transmitter must relinquish control of the SDA line to the receiver. The receiver must then pull the SDA line low and keep it low during the high period of the 9<sup>th</sup> SCL pulse.

When the receiver has successfully received a matching address byte or a valid data byte, it will pull the SDA line low during the 9<sup>th</sup> SCL pulse, which indicates to the transmitter that is has successfully received the information and is ready for the next byte.

An acknowledge sequence is enabled automatically by hardware following an address/data byte reception. On the 8<sup>th</sup> falling edge of SCL, the content of either the Acknowledge Data (ACKDT) bit or the Acknowledge End of Count (ACKCNT) bit is copied to the SDA output. When I2CCNT is not '0', the value of the ACKDT bit is copied to SDA. When I2CCNT is '0', the value of the ACKCNT bit is copied to SDA. In most applications, the value of ACKDT should be '0', which represents an  $\overline{ACK}$  (see figure below).

Figure 2-5. Master ACK (I2CCNT = 1)



If the SDA line remains at a high logic level during the  $9^{th}$  SCL pulse, this is defined as a Not Acknowledge ( $\overline{NACK}$ ) condition (see figure below).

Figure 2-6. Master  $\overline{NACK}$  (I2CCNT = 0)



A  $\overline{\text{NACK}}$  is generated when any of the following conditions occurs:

- No slave device is present on the bus that owns the transmitted address
- · The receiver is busy and is not ready for communication

- The receiver gets data or commands that it cannot understand
- The receiver cannot receive any more data
- A master-receiver has received the requested data and is ready to terminate transmission
- An I<sup>2</sup>C Error condition has occurred
- The I2CCNT register has reached a '0' value.

The master device can then decide to either generate a Stop condition to terminate the transfer, or issue a restart condition to hold the bus and begin a new transfer.

#### 2.8 Stop Condition

The I<sup>2</sup>C specification defines a stop condition as the transition of the SDA line from an active state to an idle state while the SCL line is idle. The master will issue a stop condition when it has completed its transactions and is ready to release control of the bus, or if a bus time-out occurs. It should be noted that at least one SCL low period must appear before a stop condition is valid. If the SDA line transitions low and then high again while the SCL line is high, the stop condition is ignored and a start/restart condition will be detected by the receiver (see figure below).

Figure 2-7. Stop Condition



#### Note:

- 1. At least one SCL low time must appear before a stop is valid.
- 2. See device data sheet for stop condition setup times.
- 3. See device data sheet for stop condition hold times.

After the  $\overline{ACK/NACK}$  sequence of the final byte of the transmitted/received I<sup>2</sup>C packet, hardware pulls the SCL line low for T<sub>SCL</sub>/2, setting the Stop (P) bit, and then releases SCL. Hardware samples SCL to ensure a logic high level. SDA is then released, and the transition of SDA from low to high while SCL is high causes the Stop Condition Interrupt Flag (PCIF) bit to be set.

#### 2.9 SDA and SCL Pins

The Serial Data (SDA) and Serial Clock (SCL) pins are used by the I<sup>2</sup>C module to control the I<sup>2</sup>C bus lines. Unlike previous versions of the MSSP, the SCL and SDA pins must be configured manually in opendrain operation by setting the appropriate bits in that port's Open-Drain Control register (ODCON). Also unlike previous versions of the MSSP, the port's Direction Control register (TRIS) must have the SDA and SCL pins configured as outputs by clearing the appropriate TRIS bits. Finally, slew rate control, internal pull-up resistor selection, and input threshold levels for each pin can be configured using the Rxyl2C I<sup>2</sup>C Pad Control register.

It should be noted that previous MSSP modules have recommended using external pull-up resistors rather than the internal weak pull-ups. However, the internal weak pull-ups can now be used, depending on the bus transmission frequency and capacitance. The internal pull-ups can be configured in the Rxyl2C register.

The SDA and SCL pins are typically assigned to two I/O port pins, and must be enabled using the Peripheral Pin Select (PPS) module. The PPS module has two dedicated I<sup>2</sup>C input registers: I2CSCLPPS, which defines the SCL input pin, and I2CDATPPS, which defines the SDA input pin. SDA and SCL outputs are also defined via the PPS module. The outputs use the RxyPPS registers to define the signal the pin will output.

It is important to note that both the SDA and SCL inputs and outputs must be defined, and must be assigned to the same pins. For example, if the SDA pin is assigned to pin RC4, both the I2CDATPPS and the RC4PPS registers must be mapped to pin RC4. If both input and output signals are not mapped to the same pin, or if one of the signals are not mapped at all, no communication will take place.

The PPS module also allows for alternate pins to be used instead of the default pin locations. If an alternate pin location is desired, simply load the appropriate PPS registers with the new location. It is important to note that some devices allow digital peripherals to be relocated to any pin, while other devices only allow the digital peripherals to be moved to pins within two I/O ports. Please refer to the device data sheet's PPS chapter for more details. It is also important to note that if the new I<sup>2</sup>C pin locations are moved from the default pins, the new location may not be configured for I<sup>2</sup>C levels, and would require the open-drain, slew rate, and input threshold control registers to be configured for I<sup>2</sup>C.

#### 2.10 Bus Time-Out

SMBus and PMBus protocols require a bus watchdog to prevent a stalled device from hanging the bus indefinitely. The I<sup>2</sup>C module provides a bus time-out feature that can be used to reset the module if one of the bus devices is taking too long to respond. The I<sup>2</sup>C bus time-out register is used to select the time-out source for the module. When the time-out source expires, the I2CBTO register notifies the module hardware and resets the module.

If the module is configured as a slave and a bus time-out event occurs while the slave is active (Slave Mode Active bit (SMA) = 1), the SMA and Slave Clock Stretching (CSTR) bits are cleared, the module is Reset, and the Bus Time-Out Interrupt Flag (BTOIF) bit is set.

If the module is configured as a master and a bus time-out event occurs while the master is active (Master Mode Active bit (MMA) = 1), the module immediately attempts to transmit a stop condition and sets BTOIF. Generation of the stop condition may be delayed if a slave is stretching the clock. The MMA bit is only cleared after a stop condition has been generated (see figure below).



Figure 2-8. Master Transmit Bus Time-Out Event Example

## 2.11 Data Byte Count

The data byte count is the number of bytes in a complete I<sup>2</sup>C packet. The I2CCNT register is used to specify the length, in bytes, of the complete transaction. The value loaded into I2CCNT will decrement each time a data byte is transmitted or received by the module.

When a byte transfer causes the I2CCNT register to decrement to '0', the Count Interrupt Flag (CNTIF) bit of the I2CPIR register is set, and the general purpose I<sup>2</sup>C Interrupt Flag (I2CIF) bit is set. If the I<sup>2</sup>C Interrupt Enable (I2CIE) bit is set, an interrupt will be generated. The I2CIF is a read-only bit and can only be cleared by clearing all Interrupt Flag bits in the I2CPIR register.

The I2CCNT register can be read at any time, but it is recommended that a double read is performed to ensure a valid read.

The I2CCNT register can be written to, but care is required to prevent register corruption. If the I2CCNT register is written to during the 8<sup>th</sup> falling SCL edge during reception, or during the 9<sup>th</sup> falling SCL edge during transmission, the register value may be corrupted. In Slave mode, I2CCNT can be safely written to any time the slave is not stretching the clock (CSTR = 1), or after a stop (P) condition has been received. In Master mode, I2CCNT can be safely written to any time the master state machine is paused (MDR = 1), or when the bus is idle (BFRE = 1). If the I<sup>2</sup>C packet is longer than 255 bytes, the I2CCNT value can be updated mid-message to prevent the count from reaching '0'; however, the preventative measures listed above must be followed.

The I2CCNT value can be automatically loaded when the Auto-Load I<sup>2</sup>C Count Register Enable (ACNT) bit of the I2CCON2 register is set. When ACNT is set, the data byte following the address byte is loaded into I2CCNT, and the value of the Acknowledge Data (ACKDT) bit is used for the ACK response.

When in either Slave-Read or Master-Write mode and the I2CCNT value is not '0', the value of the ACKDT bit is used for the  $\overline{ACK}$  response. When I2CCNT = 0, the value of the Acknowledge End of Count (ACKCNT) bit is used for the  $\overline{ACK}$  response.

When the module is in Master mode and I2CCNT = 0 and the Restart Enable (RSEN) bit is clear, the master state machine will automatically generate a stop condition instead of reading/writing another byte. When I2CCNT = 0 and RSEN = 1, the master will stretch the clock and wait for the Start bit to be set before sending a restart condition and the address of the slave it wishes to communicate with.

# 3. Interrupts for Address Match, Transmit Buffer Empty, Receive Buffer Full, Bus Time-Out, Data Byte Count, Acknowledge, and Not Acknowledge

The stand-alone I<sup>2</sup>C module contains additional interrupt features designed to assist with communication functions. In addition to the MSSP module's Start/Restart Condition (SCIF), Stop Condition (PCIF), Bus Collision (BCLIF), and transmit, receive, and acknowledge (SSPIF) interrupts, the stand-alone I<sup>2</sup>C module adds an Address Match (ADRIF), Transmit Buffer Empty (TXBE), Receive Buffer Full (RXBF), Bus Time-Out (BTOIF), Data Byte Count (CNTIF), Acknowledge Status Time (ACKTIF), and Not Acknowledge Detect (NACKIF).

The stand-alone I<sup>2</sup>C module incorporates a new register, the I<sup>2</sup>C Interrupt Flag register (I2CPIR), which handles several I<sup>2</sup>C related interrupts. Additionally, when any of the Flag bits in I2CPIR become set, the generic I<sup>2</sup>C Interrupt Flag (I2CIF) is also set. It is important to note that the generic I2CIF bit is read-only and can only be cleared when all bits in the I2CPIR register are clear. The individual interrupts are enabled through the I2CPIE register. If the matching Interrupt Enable bit is set, an interrupt is generated whenever the Interrupt Flag bit is set. If the appropriate Interrupt Enable bit is clear, the Interrupt Flag will still be set when the interrupt condition occurs, however, no interrupt will be triggered.

The I2CPIR contains the following Interrupt Flag bits:

- CNTIF Byte Count Interrupt Flag
- ACKTIF Acknowledge Status Time Interrupt Flag
- WRIF Data Write Interrupt Flag
- ADRIF Address Interrupt Flag
- PCIF Stop Condition Interrupt Flag
- RSCIF Restart Condition Interrupt Flag
- SCIF Start Condition Interrupt Flag

The CNTIF becomes set (CNTIF = 1) when the I2CCNT register value reaches '0', indicating that all bytes in the data frame have been transmitted or received. CNTIF is set after the 9<sup>th</sup> falling edge of SCL when the I2CCNT = 0.

The ACKTIF becomes set (ACKTIF = 1) after the  $9^{th}$  falling edge of SCL for any byte when the device is addressed as a slave in any I<sup>2</sup>C Slave mode or I<sup>2</sup>C Multi-Master mode whenever an  $\overline{ACK}$  is detected.

The WRIF becomes set (WRIF = 1) after the 8<sup>th</sup> falling edge of SCL when the module receives a data byte. This bit is only active in any I<sup>2</sup>C Slave mode or I<sup>2</sup>C Multi-Master mode. Once the data byte is received, the WRIF is set, as is the Receive Buffer Full (RXBF) Status bit, the I<sup>2</sup>C Receive Interrupt Flag (I2CRXIF) bit, and the generic I2CIF bit. The WRIF bit is read/write and must be cleared by user software, while the RXBF, I2CRXIF, and I2CIF are read-only, and are only cleared by reading the I2CRXB.

The ADRIF becomes set on the 8<sup>th</sup> falling edge of SCL after the module has received either a matching 7-bit address byte or the matching upper or lower bytes of a 10-bit address. This bit is only active in Slave mode or Multi-Master mode. Upon receiving a matching address byte, the ADRIF and I2CIF bits are set.

The PCIF is set whenever a stop condition is detected on the bus.

The RSCIF is set upon the detection of a restart condition.

The SCIF is set upon the detection of a start condition.

In addition to the I2CPIR register, the stand-alone module incorporates the  $I^2C$  Error register (I2CERR). The I2CERR register contains three Interrupt Flag bits that are used to detect bus errors. These bits are

read/write and must be cleared by user software. The I2CERR register also includes the Enable bits for these three functions.

The I2CERR register contains the following Interrupt Flag bits:

- BTOIF Bus Time-Out Interrupt Flag
- BCLIF Bus Collision Interrupt Flag
- NACKIF NACK Detect Interrupt Flag

The BTOIF is set when a bus time-out occurs. The bus time-out time frame is controlled by the  $I^2C$  Bus Time-Out (I2CBTO) register. If a bus time-out event occurs and the module is configured as a master and is active (MMA = 1), the BTOIF is set and the module immediately tries to issue a stop condition. When the BTOIF becomes set, the generic  $I^2C$  Error Interrupt Flag (I2CEIF) bit is also set. The I2CEIF bit is read-only, and is cleared by hardware when all error Interrupt Flag bits in the I2CERR register are clear.

The BCLIF is set whenever a bus collision is detected. A bus collision occurs any time the SDA input is sampled low while the both the SDA and SCL outputs are high. When a bus collision event occurs, the BCLIF and I2CEIF bits are set.

The NACKIF is set when either the master or slave is active (SMA =  $1 \parallel MMA = 1$ ) and a NACK is detected on the bus. A NACK response occurs on the  $9^{th}$  SCL pulse when the SDA line is released high. When the module is in Master mode, a NACK can be issued when the master has finished receiving data from the slave, or in the event it did not receive a byte. In Slave mode, the slave issues a NACK when it does not receive a matching address, or did not receive the last data byte. A NACK can also be automatically sent if any of the following bits are set, which will set both the NACKIF and I2CEIF:

- TXWE Transmit Write Error Status bit
- RXRE Receive Read Error Status bit
- TXU Transmit Underflow Status bit
- RXO Receive Overflow Status bit

## 4. I<sup>2</sup>C Master Mode Operation

To begin any I<sup>2</sup>C communication, the master hardware checks to ensure that the bus is in an idle state, which means both the SCL and SDA lines are floating high. Master hardware monitors the Bus Free (BFRE) bit to be set, indicating the bus is idle. The master then transmits a start condition, followed by the address of the slave it intends to communicate with. The slave address can be either 7-bit or 10-bit, depending on the application design.

In 7-bit Addressing mode, the Least Significant bit (LSb) acts as the Read/ $\overline{W}$ rite (R/ $\overline{W}$ ) bit, while in 10-bit Addressing mode, the LSb of the address high byte is considered the R/ $\overline{W}$  bit. When the R/ $\overline{W}$  bit is set, the master intends to read from the slave. If the R/ $\overline{W}$  bit is cleared, the master intends to write to the slave. If the addressed slave device exists on the bus, it must respond with an Acknowledge ( $\overline{ACK}$ ) condition.

The master then continues to either receive data from the slave, write data to the slave, or a combination of both. Data is always transmitted Most Significant bit (MSb) first. When the master intends to halt further transmission, it transmits a stop condition, signaling to the slave that communication is to be terminated, or a restart condition, signaling the bus that the current master wishes to hold the bus to communicate with the same or other slaves.

Master mode is selected by configuring the MODE<2:0> bits of the I2CCON0 register. There are four Master mode configurations:

- I<sup>2</sup>C Master mode with 7-bit address
- I<sup>2</sup>C Master mode with 10-bit address
- I<sup>2</sup>C Multi-Master Master mode with 7-bit address and Slave mode with two 7-bit addresses with masking
- I<sup>2</sup>C Multi-Master Master mode with 7-bit address and Slave mode with four 7-bit addresses.

The master device generates the SCL pulses, as well as the start, restart, and stop conditions. Transmission always begins with a start condition, and can end with either a stop condition or restart condition. When the master has completed all transactions, and is ready to release the bus, it will generate a stop condition. If the master wishes to stop communicating with one slave, but wants to hold the bus to address another slave, it issues a restart condition. Control of the bus can only be asserted when the Bus Free (BFRE) bit of the I2CSTAT0 register is set.

The steps to initiate a transaction depend on the settings of the Address Buffer Disable (ABD) bit of the I2CCON2 register.

When the ABD bit is clear, the address buffer registers, I2CADB0 and I2CADB1, are active and used for slave transmission. The module will automatically load the I2CTXB transmit buffer with an address stored in one of the address buffers. Software must set the Start (S) bit to initiate communication with the slave.

When the ABD bit is set, the address buffers are inactive and ignored for transmission. In this case, user software must load the I2CTXB with the slave address to begin communication, and any writing to the Start bit will be ignored.

#### 4.1 Master Clock Timing

The I<sup>2</sup>C module clock is generated by module hardware in Master mode. The I2CCLK register provides the clock source for the module, which can be selected from several peripherals. Master clock timing is controlled by the Fast Mode Enable (FME) bit of the I2CCON2 register. The FME bit controls the number of times the SCL pin is sampled before the master hardware drives it.

It is important to note that the I<sup>2</sup>C clock is not the same as the SCL, rather it is used to time the SCL output. In other words, the clock source selected by I2CCLK, in combination with the FME bit, is used by master hardware to time the SCL signal. For example, if the Medium Frequency Internal Oscillator (MFINTOSC), which generates a 500 kHz output, is selected as the I<sup>2</sup>C clock source, the SCL frequency would not be 500 kHz. The MFINTOSC signal would be divided by either 4 or 5, depending on the value of the FME bit (see equations below).

When the FME bit is cleared, one SCL period ( $T_{SCL}$ ) consists of five clock periods of the  $I^2C$  clock input source selected by the I2CCLK register (see figure below). The first clock period is used to drive SCL low, and the second clock period samples SCL to ensure it is in fact low. The third clock period releases SCL high, and the fourth and fifth clock periods sample the SCL to detect if the SCL pin is indeed high or if the slave is stretching the clock.

If the slave is stretching the clock, module hardware waits, checking each successive I<sup>2</sup>C clock period until the hardware detects a high level on SCL. Once the high level is detected, hardware uses the next two successive I<sup>2</sup>C clock periods to verify the SCL is high.

#### Equation 4-1. SCL Frequency Example (FME = 0)

When FME = 0

$$f_{SCL} = \frac{f_{I2CCLK}}{5}$$

#### Example:

- I2CCLK = MFINTOSC (500 kHz)
- FME = 0

$$f_{SCL} = \frac{500kHz}{5} = 100 \, kHz$$

Figure 4-2.  $I^2C$  SCL Timing (FME = 0)



When the FME bit is set, one SCL period (T<sub>SCL</sub>) consists of four clock periods of the I<sup>2</sup>C clock input source selected by the I2CCLK register (see figure below). The first clock period drives SCL low, and the second clock period samples SCL to ensure it is low. The third clock period causes the master to release the SCL, driving SCL high. The fourth clock period samples SCL to determine whether it is high or being stretched by a slave. If the slave is stretching the clock, module hardware waits, checking each successive I<sup>2</sup>C clock period until the hardware detects a high level on SCL. Once the high level is detected, hardware uses the next successive I<sup>2</sup>C clock period to verify if the SCL is high.

#### **Equation 4-2. SCL Frequency Example (FME = 1)**

When FME = 1

$$f_{SCL} = \frac{f_{I2CCLK}}{4}$$

#### Example:

- I2CCLK = MFINTOSC (500 kHz)
- FME = 1

$$f_{SCL} = \frac{500kHz}{4} = 125 \; kHz$$

Figure 4-4.  $I^2C$  SCL Timing (FME = 1)



## 5. Bus Free Time

The Bus Free (BFRE) bit of the I2CSTAT register is used to indicate the status of the bus. Master hardware sets this bit when it detects an idle bus. When BFRE = 1, any master device on the bus can compete for control of the bus. When BFRE = 0, the bus is considered busy, and any attempts by a master to control the bus will cause a collision. The Bus Free Time (BFRET) bits of the I2CCON1 register are used to select the number of  $I^2C$  clock pulses that delay the master hardware from setting the BFRE bit after the bus is detected in the Idle state. The BFRET bits are used to ensure that module meets the minimum stop hold time defined by the  $I^2C$  specification.

## 6. Master Mode Configuration and Operation

The steps listed below can be used to configure the I<sup>2</sup>C module for Master mode operation.

#### 6.1 Initialization

To begin I<sup>2</sup>C Master mode communication, the following register bits must be properly configured during initialization (see code example below):

```
I<sup>2</sup>C Initialization Example
 static i2c error lastError = I2C1 GOOD;
void I2C1 Initialize(void)
                                    // Initialize I2C Module
    if(!I2C1CON0bits.EN || lastError != I2C1 GOOD)
        lastError = I2C1 GOOD;
       }
                                  // Initialize SCL and SDA pins
void PIN MANAGER Initialize(void)
    LATC = 0 \times 00:
                                    // Clear PORTC write latches
    TRISC = 0xE7;
                                    // RC3, RC4 initialized as outputs
    ANSELC = 0xE7;
                                     // Clear RC3, RC4 analog input
    ODCONC = 0x18;
                                    // Must configure RC3, RC4 as OD
    RC3I2C = 0x01;
                                     // Standard GPIO slew rate
                                     // Internal pull-ups not used
                                    // I2C specific thresholds
    SLRCONCbits.SLRC3 = 0;
                                    // No slew rate limiting
    RC4T2C = 0 \times 01:
    SLRCONCbits.SLRC4 = 0;
    // PPS configuration
    bool state = (unsigned char)GIE;
    GIE = 0;
    PPSLOCK = 0x55;
                                    // Unlock sequence
    PPSLOCK = 0xAA;
    PPSLOCKbits.PPSLOCKED = 0x00; // unlock PPS
                                    // RC3->I2C1:SCL1;
    RC3PPS = 0x21;
                                     // RC4->I2C1:SDA1;
    RC4PPS = 0x22;
    PPSLOCK = 0xAA;
    PPSLOCKbits.PPSLOCKED = 0x01; // lock PPS
    GIE = state;
```

**I2CCON0**: The I2CCON0 contains the module Enable (EN) bit and the Mode Select (MODE) bits. The MODE bits are used to select the Communications mode, and the EN bit enables the Master state machine hardware. MODE bit settings should not be changed while the EN bit is set (module is enabled).

**I2CCON1**: The I2CCON1 register contains the Acknowledge End of Count (ACKCNT) and Acknowledge Data (ACKDT) bits.

The ACKCNT bit reflects the value transmitted after the I2CCNT register has reached '0', signaling the end of the packet. When ACKCNT is clear, the module will issue an  $\overline{ACK}$ ; when set, the module issues a  $\overline{NACK}$ . This bit can be modified during run time, but should only be changed before the I2CCNT reaches '0' and before an acknowledge sequence is issued. If there are errors in either the I2CERR or I2CSTAT registers, master hardware automatically overrides this bit setting and generates a  $\overline{NACK}$ .

The ACKDT bit reflects the value transmitted after a matching address is received, or after a byte is received while I2CCNT is not '0'. When ACKDT is clear, an  $\overline{ACK}$  is issued; when ACKDT is set, a  $\overline{NACK}$  is issued. The ACKDT bit value can be modified during run time, but should only be changed before an acknowledge sequence is issued. If there are errors in either the I2CERR or I2CSTAT registers, master hardware automatically overrides this bit setting and generates a  $\overline{NACK}$ .

**I2CCON2**: The I2CCON2 register holds the Auto-Load I<sup>2</sup>C Count Register Enable (ACNT), Fast Mode Enable (FME), Address Buffer Disable (ABD), SDA Hold Time Selection (SDAHT), and Bus Free Time Selection (BFRET) bits.

The ACNT bit enables/disables the auto-loading of the I2CCNT register. Auto-loading of I2CCNT can be useful when a slave device does not know the size of the data packet, or when the master needs to change the size of the packet to transmit. When ACNT is set, the first byte following the matching address is used as the value that is loaded into the I2CCNT register. For example, if the master device intends to transmit three data bytes to a slave, the byte following the address would have a value of '3', and would be loaded into the master device's I2CCNT register during transmission. When the byte is received by the slave device, it is loaded into the slave's I2CCNT register. Of course, this assumes that both the master and the slave have the I2CCNT register feature available, and both devices have ACNT set.

The FME bit is used in combination with the I2CCLK register to determine the SCL frequency. When FME is set, one SCL period consists of four clock periods of the I2CCLK clock source. When FME is clear, one SCL period consists of five clock periods of the I2CCLK source.

The ABD bit enables/disables the use of the dedicated Address Buffer registers. In Master mode, the address intended to be transmitted to the slave can be loaded into the I2CADB0/1 registers.

When ABD = 1, the I2CADB0/1 registers are ignored, and the slave address must be loaded into the I2CTXB transmit buffer by user software to initiate communication. Writing to the Start bit is ignored.

When ABD = 0, the address data stored in I2CADB0/1 is loaded into I2CTXB automatically after a start condition is issued by user software.

The SDAHT bits are used to configure the amount of time the SDA line is held valid after the falling edge of SCL. The SDAHT bits should be configured based on the bus capacitance; buses with larger capacitance may need longer hold times to ensure valid data.

The BFRET bits are used to select the amount of I<sup>2</sup>C clock cycles used to delay hardware from setting the BFRE bit. The BFRET bits can be used to meet the minimum stop hold time as defined by the I<sup>2</sup>C specification. It should be noted that in systems with more than one master, it is possible that the BFRE bit may never become set if another master device takes control of the bus before the BFRE bit becomes set. In this case, care should be used when selecting the BFRET timing.

**I2CCLK**: The I2CCLK register selects the I<sup>2</sup>C clocking source, and is used in combination with the FME bit to determine the SCL frequency. Some source selections, such as a timer, must also be configured and enabled during initialization. It is important to note that not all I2CCLK selections can be used. For example, if a 400 kHz SCL frequency is desired, the HFINTOSC source may not be a feasible selection. The HFINTOSC may be configured to operate at 16 MHz. If the FME bit is set, the SCL frequency would

be the HFINTOSC frequency divided by 4, or 4 MHz. If the FME bit is clear, the SCL frequency would be the HFINTOSC frequency divided by 5, or 3.2 MHz.

**I2CBTO**: The I2CBTO register selects the timing source used for the bus time-out feature. The current time-out sources are either a CLC or a timer, and those modules must also be configured during initialization. The time-out source should be configured such that a device does not stall the bus for too long, but doesn't interfere with timely data processing or clock stretching.

**I2CERR**: The I2CERR register contains the Bus Time-Out Interrupt Enable (BTOIE), the Bus Collision Detect Interrupt Enable (BCLIE), and NACK Detect Interrupt Enable (NACKIE) bits. If these interrupts are not needed by the application, this register does not need to be explicitly initialized.

**I2CCNT**: The I2CCNT register is loaded with the number of data bytes present in a I<sup>2</sup>C packet. The I2CCNT can be loaded during initialization or run time directly, but it is recommended to write to this register only if the module is Idle or during clock stretching. Writing at any other time may corrupt the register. I2CCNT can also be automatically loaded during run time when the ACNT bit of I2CCON2 is set. In this case, the first byte following the address byte(s) is loaded into I2CCNT by module hardware. The I2CCNT value should only include the number of data bytes in the packet, and not any address bytes.

**I2CPIE**: The I2CPIE register contains several I<sup>2</sup>C specific Interrupt Enable bits. Initialization is only required if one or more of the following interrupts are necessary:

- · Byte Count Interrupts
- · Acknowledge Interrupt and Hold
- Data Write Interrupt and Hold
- Address Interrupt and Hold
- · Stop Condition Interrupts
- Restart Condition Interrupts
- Start Condition Interrupts.

**I2CADB0**: The I2CADB0 register initialization is only required when using 10-bit address Master mode and the ABD bit is clear. In this case, the lower byte of the 10-bit address is loaded into I2CADB0 and copied into the Transmit Shift register upon the issue of a start condition.

**I2CADB1**: The I2CADB1 initialization is required when using 7-bit or 10-bit address Master modes and the ABD bit is clear. In 7-bit address Master mode, the I2CADB1 register holds the 7-bit slave address and  $R/\overline{W}$  bit, and I2CADB0 is ignored. In 10-bit address Master mode, I2CADB1 holds the higher byte of the 10-bit address. The five most significant bits of I2CADB1 are defined as a constant '11110' value by the I2C specification, and should be included in the upper address byte. This constant value is followed by bits '10' and '9' of the 10-bit address, and finally the  $R/\overline{W}$  bit.

**Rxyl2C**: The Rxyl2C register controls the I<sup>2</sup>C specific I/O pads. Most PIC devices dedicate one or two pairs of I/O pins to the I<sup>2</sup>C module. The Rxyl2C register is used to configure the pin slew rate, input threshold level, and internal pull-up configurations.

The SLEW bit controls the slew rate. When SLEW is set, I<sup>2</sup>C specific slew rate is enabled, which overrides the standard pin slew rate limiting, and the SLRCON bit associated with the pin is ignored. When SLEW is clear, the module uses the standard pad slew rate, which is enabled/disabled via the SLRCON bit associated with the pin. Lower bus speeds may not need any slew rate limiting, while buses with higher speeds may need slew rate limiting.

The TH bits control the I<sup>2</sup>C input threshold level. These bits can be configured to SMBus 3.0, SMBus 2.0, I<sup>2</sup>C specific, or standard I/O input threshold levels to meet the specific protocol requirements. When either the SMBus 3.0, SMBus 2.0, or I<sup>2</sup>C specific levels are selected, the INLVL bit associated with the pin is

ignored. If standard I/O threshold levels are selected, the INLVL bit associated with the pin can be configured for either ST or TTL logic levels.

The PU bits are used to select the internal pull-up drive strength. The PU bits can be configured to increase the current drive of the pull-up, making the internal pull-ups strong enough to be used instead of external pull-up resistors. If external pull-ups are to be used in the application, the PU bits can be configured for standard weak pull-ups, which can be enabled/disabled via the WPU bit associated with the pin.

**TRIS registers**: The TRIS registers provide I/O direction support to PORT pins. When using the  $I^2C$  module, the TRIS bits associated with the SDA and SCL pins must be initialized clear (TRISxy = 0). All previous  $I^2C$  module designs required the TRIS bits to be set. During run time, direction control is handled by module hardware.

**ODCON**: The  $I^2C$  module uses an open-drain circuit configuration. The ODCON bits associated with the SCL and SDA pins must be configured for open-drain (ODCONxy = 1).

**I2C PPS registers**: The Peripheral Pin Select (PPS) feature allows digital signals to be moved from their default pin location to another location. To enable a digital peripheral's input and/or output signals, the appropriate PPS registers must be configured. When using the I<sup>2</sup>C module, both the input PPS and output PPS registers must be configured due to the bidirectional nature of the I<sup>2</sup>C bus. Both the input and output PPS registers for each I<sup>2</sup>C signal must be routed to the same pin. In other words, if the I2CSCLPPS input register is mapped to pin RC3, the RC3PPS register must also be mapped to pin RC3.

Input configuration is handled by the I2CSCLPPS and I2CSDAPPS registers. These registers must be mapped to the desired pins to enable the pin input drivers. Output configuration is handled by the RxyPPS registers. The 'xy' in the register name is a placeholder for the actual port and pin number. For example, If the SDA line is mapped to port pin RC4, the correct register name is RC4PPS. The PPS output registers must also be mapped to the desired pins to enable the pin output driver.

The PPS feature allows the I<sup>2</sup>C pins to be moved from their default locations, but additional steps must be considered. The default I<sup>2</sup>C pins use the RxyI2C register to define the slew rate, pull-up configuration, and input threshold levels. If the default pin locations are not used, additional registers, such as INLVL, WPU, and SLRCON must also be configured.

#### 7. Master Mode Transmission

The following section describes the sequence of events when using the I<sup>2</sup>C in Master mode transmission.

1. Depending on the configuration of the Address Buffer Disable (ABD) bit, one of two methods is used to begin communication.

When ABD is clear, the address buffers are enabled. In 7-bit Addressing mode, the 7-bit slave address is loaded into the I2CADB1 register with the  $R/\overline{W}$  bit clear. In 10-bit Addressing mode, the high address byte is loaded into the I2CADB1 register with the  $R/\overline{W}$  bit clear, and the low address byte is loaded into the I2CADB0 register. The number of data bytes to be transmitted in one packet is loaded into the I2CCNT register, and the first byte of data is loaded into the I2CTXB transmit register. After these registers are loaded, master software must set the Start bit to begin communication. Master hardware must wait for BFRE to be set before transmitting the start condition to avoid bus collisions.

When ABD is set, the address buffers are disabled. In this case, the number of data bytes to be transmitted in one packet must be loaded into the I2CCNT register before loading the transmit register. In 7-bit Addressing mode, the slave address is loaded into I2CTXB with the R/W bit clear. Writing to the I2CTXB register will automatically issue a start condition via module hardware once the BFRE is set. In 10-bit Addressing mode, the slave's high address byte with the R/W bit clear is loaded into the I2CTXB register. Once the BFRE bit is set, module hardware shifts out the high address byte. In both 7-bit and 10-bit Addressing modes, when ABD is set, writes to the Start bit are ignored.

- 2. Master hardware waits for the BFRE bit to be set, then shifts out the start condition. Module hardware sets the Master Mode Active (MMA) and Start Condition Interrupt Flag (SCIF) bits.
- 3. Master transmits either the 7-bit slave address with  $R/\overline{W}$  clear or the 10-bit high address byte with  $R/\overline{W}$  clear.

In 7-bit mode, if the transmit buffer is empty (TXBE = 1), the I2CCNT register is not '0', and the CSD bit is clear, the I2CTXIF and MDR bits are set, and the clock will be stretched by master hardware, allowing master software to write new data into I2CTXB. Once I2CTXB has been written, master hardware releases SCL and waits for an  $\overline{ACK}/\overline{NACK}$  sequence to be shifted in from the slave.

In 10-bit mode, module hardware waits for the  $\overline{ACK/NACK}$  from the slave. If a  $\overline{NACK}$  is received, module hardware immediately issues a stop condition. If an  $\overline{ACK}$  is received, module hardware shifts out the 10-bit address low byte. If the CSD bit is clear, TXBE is set, and I2CCNT is not '0', the I2CTXIF, I2CIF, and MDR bits are set, and SCL is stretched on the 8<sup>th</sup> falling edge to allow the master to load new data into I2CTXB. Once I2CTXB has been written, master hardware releases SCL and waits for an  $\overline{ACK/NACK}$  sequence to be shifted in from the slave.

- 4. Master hardware clock out the 9<sup>th</sup> SCL pulse and waits for the ACK response from the slave. If the master receives a NACK, master hardware will issue a stop condition.
- 5. If the master receives an ACK, module hardware transfers the data byte currently in the transmit buffer into the Transmit Shift register, and the value of I2CCNT is decremented by one.
- 6. Master hardware checks to see if I2CCNT is '0'.

  If I2CCNT is not '0', go back to step 5. If I2CCNT is '0' and the ABD bit is clear, master hardware issues a stop condition, or sets the MDR bit if the RSEN bit is set and waits for master software to set the Start bit again to issue a restart condition.

If I2CCNT is '0' and the ABD bit is set, hardware issues a stop condition, or sets the MDR bit if the RSEN bit is also set and waits for software to load the I2CTXB register with new address data.

## 8. Master Mode Reception

The following section describes the sequence of events when using the I<sup>2</sup>C in Master mode reception.

1. Depending on the configuration of the Address Buffer Disable (ABD) bit, one of two methods is used to begin communication.

When ABD is clear, the address buffers are enabled. In 7-bit Addressing mode, the 7-bit slave address is loaded into the I2CADB1 register with the  $R/\overline{W}$  bit clear. In 10-bit Addressing mode, the high address byte is loaded into the I2CADB1 register with the  $R/\overline{W}$  bit set, and the low address byte is loaded into the I2CADB0 register. The number of data bytes to be transmitted in one packet is loaded into the I2CCNT register, and the first byte of data is loaded into the I2CTXB transmit register. After these registers are loaded, master software must set the Start bit to begin communication. Master hardware must wait for BFRE to be set before transmitting the start condition to avoid bus collisions.

When ABD is set, the address buffers are disabled. In this case, the number of data bytes to be transmitted in one packet must be loaded into the I2CCNT register before loading the transmit register. In 7-bit Addressing mode, the slave address is loaded into I2CTXB with the R/W bit set. Writing to the I2CTXB register will automatically issue a start condition via module hardware once the BFRE is set. In 10-bit Addressing mode, the slave's high address byte with the R/W bit clear is loaded into the I2CTXB register. Once the BFRE bit is set, module hardware shifts out the high address byte. In both 7-bit and 10-bit Addressing modes, when ABD is set, writes to the Start bit are ignored.

- 2. Master hardware waits for the BFRE bit to be set, then shifts out the start condition. Module hardware sets the Master Mode Active (MMA) and Start Condition Interrupt Flag (SCIF) bits.
- 3. Master transmits either the 7-bit slave address with  $R/\overline{W}$  set or the 10-bit high address byte with  $R/\overline{W}$  set.
  - In 10-bit mode, module hardware waits for the  $\overline{ACK}/\overline{NACK}$  from the slave. If a  $\overline{NACK}$  is received, module hardware immediately issues a stop condition. If an  $\overline{ACK}$  is received, module hardware shifts out the 10-bit address low byte.
- 4. Master hardware monitors the SDA line to determine if a slave is stretching the clock, and waits until the SDA line is sampled high.
- 5. Master hardware transmits the 9<sup>th</sup> clock pulse, clocking in the slave's ACK/NACK response.
- 6. If the master receives an ACK, hardware clocks the data byte from the slave into the Shift register. If the master receives a NACK, and the ABD bit is clear, master hardware generates a stop condition, or sets the MDR bit if RSEN is also set and waits for software to set the Start bit to generate a restart condition.
  - If the master receives a NACK and the ABD bit is set, master hardware generates a Stop condition, or sets the MDR bit if RSEN is also set and waits for software to load new address data into I2CTXB. Software writes to the Start bit are ignored.
- 7. If the previous data is still in the I2CRXB register (RXBF = 1) when the first 7 bits of the new byte is received into the shift register, the MDR bit is set, and the clock is stretched after the 7<sup>th</sup> falling edge of SCL. This allows master software to read I2CRXB, which clears the RXBF bit, and prevents a receive buffer overflow. Once the RXBF bit is clear, hardware releases SCL.
- 8. Master hardware clocks in the 8<sup>th</sup> bit of the new data byte into the Shift register, then transfers the complete byte into I2CRXB, sets the I2CRXIF, I2CIF, and the RXBF bits. I2CCNT is decremented by one.
- 9. Master hardware checks I2CCNT for a '0' value.

If I2CCNT is not '0', hardware transmits the value of the Acknowledge Data (ACKDT) bit as the  $\overline{ACK}$  value to the slave. Master hardware will then continue receive data into the Shift register, repeating steps 7-9 until I2CCNT is '0'. It is up to the user to configure the ACKDT bit appropriately. In most cases, the ACKDT bit should be clear, so that the slave receives an  $\overline{ACK}$  (logic low level on SDA during the 9<sup>th</sup> SCL pulse).

If I2CCNT is '0', hardware transmits the value of the Acknowledge End of Count (ACKCNT) bit as the  $\overline{ACK}$  value to the slave. It is up to the user to properly define the ACKCNT bit. In most cases, this bit should be set, indicating a  $\overline{NACK}$  condition. When master hardware detects the  $\overline{NACK}$  on the bus, hardware will also generate a stop condition. If the ACKCNT bit is clear, an  $\overline{ACK}$  will be issued, and hardware will not automatically generate the stop condition.

## 9. External Pull-up Resistor Selection

The I<sup>2</sup>C specification proposes two methods to determine the correct pull-up resistor size.

The first method calculates the maximum pull-up resistor size as a function of bus capacitance and rise time (see Equation 9-1). Bus capacitance is the total capacitance of the bus wires/traces, bus connection points, and bus pins, all of which must be considered when calculating the total bus capacitance. Rise time is the period in which the signal transitions from  $V_{IL(MAX)}$  (0.3\* $V_{DD}$ ) to  $V_{IH(MIN)}$ (0.7\* $V_{DD}$ ). Rise time values are typically located in the device's data sheet.

Bus capacitance should be measured to achieve the most accurate pull-up values, but an estimated value, or the maximum allowable capacitance as defined by the I<sup>2</sup>C specification, may also be used. The maximum allowable bus capacitance is specified to limit rise time decreases and allow operation at the rated frequency. The bus may operate at higher than allowable bus capacitance levels but at a lower frequency.

#### Equation 9-1. Maximum Pull-up Resistor Size

$$R_{p(\text{max})} = \frac{t_{rise}}{0.8473 * C_{bus}}$$

 $R_{p(max)}$  = Maximum pull-up value

t<sub>rise</sub> = Maximum rise time

C<sub>bus</sub> = Total bus capacitance

The second method calculates the minimum pull-up resistor size as a function of  $V_{DD}$  (see Equation 9-2). The supply voltage limits the minimum resistor value due to the specified minimum sink current of 3 mA for Standard mode (100 kHz) or Fast mode (400 kHz), or 20 mA for Fast mode Plus (1 MHz).

#### **Equation 9-2. Minimum Pull-up Resistor Size**

$$R_{p(\min)} = \frac{V_{DD} - V_{OL(\max)}}{I_{OL}}$$

 $R_{p(min)}$  = Minimum pull-up value

V<sub>DD</sub> = Supply voltage

 $V_{OL(max)}$  = Maximum output low voltage

IOL = Minimum sink current

## 10. Conclusion

This technical brief has covered the stand-alone I<sup>2</sup>C module in Master mode configuration. For more information, please visit www.microchip.com. For code examples, please visit www.microchip.com/mplab/mplab-xpress.

## The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

## Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of
  these methods, to our knowledge, require using the Microchip products in a manner outside the
  operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is
  engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

 Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

## **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-2810-7

## **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                                 | ASIA/PACIFIC                                   | ASIA/PACIFIC            | EUROPE                |
|------------------------------------------|------------------------------------------------|-------------------------|-----------------------|
| Corporate Office                         | Australia - Sydney                             | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.                 | Tel: 61-2-9868-6733                            | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199                  | China - Beijing                                | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200                        | Tel: 86-10-8569-7000                           | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277                        | China - Chengdu                                | India - Pune            | Tel: 45-4450-2828     |
| echnical Support:                        | Tel: 86-28-8665-5511                           | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| http://www.microchip.com/                | China - Chongqing                              | Japan - Osaka           | Finland - Espoo       |
| support                                  | Tel: 86-23-8980-9588                           | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Web Address:                             | China - Dongguan                               | Japan - Tokyo           | France - Paris        |
| www.microchip.com                        | Tel: 86-769-8702-9880                          | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                                  | China - Guangzhou                              | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Ouluth, GA                               | Tel: 86-20-8755-8029                           | Tel: 82-53-744-4301     | Germany - Garching    |
| el: 678-957-9614                         | China - Hangzhou                               | Korea - Seoul           | Tel: 49-8931-9700     |
| ax: 678-957-1455                         | Tel: 86-571-8792-8115                          | Tel: 82-2-554-7200      | Germany - Haan        |
| Austin, TX                               | China - Hong Kong SAR                          | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Tel: 512-257-3370                        | Tel: 852-2943-5100                             | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Boston                                   | China - Nanjing                                | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Vestborough, MA                          | Tel: 86-25-8473-2460                           | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| el: 774-760-0087                         | China - Qingdao                                | Philippines - Manila    | Tel: 49-721-625370    |
| ax: 774-760-0088                         | Tel: 86-532-8502-7355                          | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                                  | China - Shanghai                               | Singapore               | Tel: 49-89-627-144-0  |
| tasca, IL                                | Tel: 86-21-3326-8000                           | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| el: 630-285-0071                         | China - Shenyang                               | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| ax: 630-285-0075                         | Tel: 86-24-2334-2829                           | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Dallas                                   | China - Shenzhen                               | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Addison, TX                              | Tel: 86-755-8864-2200                          | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| el: 972-818-7423                         |                                                | Taiwan - Taipei         | Italy - Milan         |
| Fax: 972-818-2924                        | <b>China - Suzhou</b><br>Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Detroit                                  | China - Wuhan                                  | Thailand - Bangkok      | Fax: 39-0331-466781   |
| lovi, MI                                 | Tel: 86-27-5980-5300                           | Tel: 66-2-694-1351      | Italy - Padova        |
| el: 248-848-4000                         | China - Xian                                   | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| louston, TX                              | Tel: 86-29-8833-7252                           | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| el: 281-894-5983                         | China - Xiamen                                 |                         | Tel: 31-416-690399    |
| ndianapolis                              | Tel: 86-592-2388138                            |                         | Fax: 31-416-690340    |
| loblesville, IN                          | China - Zhuhai                                 |                         | Norway - Trondheim    |
| el: 317-773-8323                         | Tel: 86-756-3210040                            |                         | Tel: 47-7289-7561     |
| Fax: 317-773-5453                        |                                                |                         | Poland - Warsaw       |
| el: 317-536-2380                         |                                                |                         | Tel: 48-22-3325737    |
| os Angeles                               |                                                |                         | Romania - Bucharest   |
| Mission Viejo, CA                        |                                                |                         | Tel: 40-21-407-87-50  |
| el: 949-462-9523                         |                                                |                         | Spain - Madrid        |
| Fax: 949-462-9608                        |                                                |                         | Tel: 34-91-708-08-90  |
| el: 951-273-7800                         |                                                |                         | Fax: 34-91-708-08-91  |
| Raleigh, NC                              |                                                |                         | Sweden - Gothenberg   |
| el: 919-844-7510                         |                                                |                         | Tel: 46-31-704-60-40  |
| lew York, NY                             |                                                |                         | Sweden - Stockholm    |
| el: 631-435-6000                         |                                                |                         | Tel: 46-8-5090-4654   |
|                                          |                                                |                         | UK - Wokingham        |
| <b>San Jose, CA</b><br>Tel: 408-735-9110 |                                                |                         | Tel: 44-118-921-5800  |
| el: 406-735-9110<br>Tel: 408-436-4270    |                                                |                         | Fax: 44-118-921-5820  |
| ei: 408-436-4270<br>Canada - Toronto     |                                                |                         | rax. 44-110-921-3020  |
| el: 905-695-1980                         |                                                |                         |                       |
| EI. 300-030-130U                         |                                                |                         |                       |