

# بسم الله الرحمن الرحيم

**Project Title:** Transistor-Level AND Gate Design

• Author: Ahmed Assem Mohamed

1446 فو القعدة، 1446 MAY 14, 2025

#### 1. Abstraction

This report presents the design and implementation of an AND gate at the transistor level, leveraging 130nm MOSFET technology. The circuit was meticulously developed and simulated using Cadence Virtuoso.

### 2. Logic Function and Truth Table

$$Y = IN0 . IN1$$

| IN0 | IN1 | Y (IN0 AND IN1) |
|-----|-----|-----------------|
| 0   | 0   | 0               |
| 0   | 1   | 0               |
| 1   | 0   | 0               |
| 1   | 1   | 1               |

## 3. Circuit Design

#### 3.1. Schematic



1446 فو القعدة، 1446 MAY 14, 2025

#### 3.2. Design Approach

- 130nm CMOS process
- 1.2V VDD
- INPUTS: IN0, IN1
- OUTPUT: OUT
- Input Parameter: WN\_AND
- Sizes: WN\_AND for the AND, while 1.4\*WN\_AND for the INV
- why 1.4? NAND should be lower, to avoid wasting extra power in charging and discharging its own capacitance.
- while assuming CL = 15\*CREF(INV), g\*f is approximately 4, g of NAND = 1.36 so, size of the AND = 0.8\* AND\_ref, since WN\_AND\_ref = 2\*WN\_INV therefore WN\_INV = 1.4\*WN\_AND

### 3.3. Symbol



1446 في القعدة، 1446 MAY 14, 2025

### 4. Simulation and Results



Note: the simulation result is performed with an input f = 1.25GHZ for IN1, while for IN2 = 1/3 \* f

1446 فو القعدة، 1446 MAY 14, 2025