## **User Manual**

for MPC574XG MCU Driver

Document Number: UM35MCUASR4.2 Rev0002R1.0.0

Rev. 1.0



## **Contents**

| Section number |        |              | er Title                         | Page |
|----------------|--------|--------------|----------------------------------|------|
|                |        |              | Chapter 1<br>Revision History    |      |
|                |        |              | Chapter 2<br>Introduction        |      |
| 2.1            | Suppo  | rted Deriv   | atives                           | 29   |
| 2.2            | Overv  | iew          |                                  | 30   |
| 2.3            | About  | this Manu    | ıal                              | 30   |
| 2.4            | Acron  | yms and D    | Definitions                      | 31   |
| 2.5            | Refere | nce List     |                                  | 31   |
|                |        |              | Chapter 3<br>Driver              |      |
| 3.1            | Requi  | rements      |                                  | 33   |
| 3.2            | Driver | Design St    | ummary                           | 33   |
| 3.3            | Hardw  | are Resou    | irces                            | 35   |
| 3.4            | Deviat | ion from I   | Requirements                     | 36   |
| 3.5            | Driver | Limitatio    | n                                | 37   |
| 3.6            | Driver | usage and    | l configuration tips             | 37   |
| 3.7            | Runtir | ne Errors    |                                  | 38   |
| 3.8            | Softwa | are specific | cation                           | 39   |
|                | 3.8.1  | Define R     | Reference                        | 39   |
|                |        | 3.8.1.1      | Define MCU_INSTANCE_ID           | 39   |
|                |        | 3.8.1.2      | Define MCU_MODULE_ID             | 40   |
|                |        | 3.8.1.3      | Define MCU_INIT_ID               | 40   |
|                |        | 3.8.1.4      | Define MCU_INITRAMSECTION_ID     | 40   |
|                |        | 3.8.1.5      | Define MCU_INITCLOCK_ID          | 40   |
|                |        | 3.8.1.6      | Define MCU_DISTRIBUTEPLLCLOCK_ID | 40   |
|                |        | 3.8.1.7      | Define MCU_GETPLLSTATUS_ID       | 41   |
|                |        | 3.8.1.8      | Define MCU_GETRESETREASON_ID     | 41   |

| 3.8.1.9<br>3.8.1.10 | Define MCU_GETRESETRAWVALUE_ID  Define MCU_PERFORMRESET_ID  Define MCU_SETMODE_ID  Define MCU_GETVERSIONINFO_ID | 41 |
|---------------------|-----------------------------------------------------------------------------------------------------------------|----|
| 3.8.1.10            | Define MCU_SETMODE_ID                                                                                           |    |
|                     |                                                                                                                 | 42 |
| 3.8.1.11            | Define MCU_GETVERSIONINFO_ID                                                                                    |    |
| 3.8.1.12            |                                                                                                                 | 42 |
| 3.8.1.13            | Define MCU_GETRAMSTATE_ID                                                                                       | 42 |
| 3.8.1.14            | Define MCU_GETPOWERDOMAIN_ID                                                                                    | 42 |
| 3.8.1.15            | Define MCU_GETPERIPHERALSTATE_ID                                                                                | 43 |
| 3.8.1.16            | Define MCU_GETSYSTEMSTATE_ID                                                                                    | 43 |
| 3.8.1.17            | Define MCU_GETPOWERMODESTATE_ID                                                                                 | 43 |
| 3.8.1.18            | Define MCU_GETMEMCONFIG_ID                                                                                      | 43 |
| 3.8.1.19            | Define MCU_SSCMGETSTATUS_ID                                                                                     | 44 |
| 3.8.1.20            | Define MCU_SSCMGETUOPS_ID                                                                                       | 44 |
| 3.8.1.21            | Define MCU_DISABLECMU_ID                                                                                        | 44 |
| 3.8.1.22            | Define MCU_GETMIDRSTRUCTURE_ID                                                                                  | 44 |
| 3.8.1.23            | Define MCU_EMIOSCONFIGUREGPREN_ID                                                                               | 45 |
| 3.8.1.24            | Define MCU_E_PARAM_CONFIG                                                                                       | 45 |
| 3.8.1.25            | Define MCU_E_PARAM_CLOCK                                                                                        | 45 |
| 3.8.1.26            | Define MCU_E_PARAM_MODE                                                                                         | 46 |
| 3.8.1.27            | Define MCU_E_PARAM_RAMSECTION                                                                                   | 46 |
| 3.8.1.28            | Define MCU_E_PLL_NOT_LOCKED                                                                                     | 46 |
| 3.8.1.29            | Define MCU_E_UNINIT                                                                                             | 47 |
| 3.8.1.30            | Define MCU_E_PARAM_POINTER                                                                                      | 47 |
| 3.8.1.31            | Define MCU_E_CLOCK_UNINIT                                                                                       | 48 |
| 3.8.1.32            | Define MCU_E_SWITCH_MODE_INVALID                                                                                | 48 |
| 3.8.1.33            | Define MCU_E_ALLREADY_INITIALIZED                                                                               | 48 |
| 3.8.1.34            | Define MCU_E_TRANSITION                                                                                         | 49 |
| 3.8.1.35            | Define MCU_E_EMIOS_DEACTIVATED                                                                                  | 49 |
| 3.8.1.36            | Define MCU_E_CMU_INDEX_OUT_OF_RANGE                                                                             | 49 |
| 3.8.1.37            | Define MCU_E_ISR_CLOCK_FAILURE                                                                                  | 49 |

| Section number | Title                                          | Page |  |
|----------------|------------------------------------------------|------|--|
| 3.8.1.38       | Define MCU_E_ISR_PLL_LOCK_FAILURE              | 50   |  |
| 3.8.1.39       | Define MCU_E_ISR_SAFE_MODE                     | 50   |  |
| 3.8.1.40       | Define MCU_E_ISR_INVALID_MODE                  | 50   |  |
| 3.8.1.41       | Define MCU_E_ISR_INVALID_MODE_CONFIG           | 50   |  |
| 3.8.1.42       | Define MCU_E_ISR_VOLTAGE_ERROR                 | 51   |  |
| 3.8.1.43       | Define MCU_E_ISR_TEMPERATURE_MONITOR_ERROR     | 51   |  |
| 3.8.1.44       | Define MCU_E_ISR_FUNC_RESET_ALT_FAILURE        | 51   |  |
| 3.8.1.45       | Define MCU_E_ISR_DEST_RESET_ALT_FAILURE        | 52   |  |
| 3.8.1.46       | Define MCU_CMU_CLEAR_CLOCK_IRQ_FLAG            | 52   |  |
| 3.8.1.47       | Define MCU_DEV_ERROR_DETECT                    | 52   |  |
| 3.8.1.48       | Define MCU_VERSION_INFO_API                    | 53   |  |
| 3.8.1.49       | Define MCU_GET_RAM_STATE_API                   | 53   |  |
| 3.8.1.50       | Define MCU_INIT_CLOCK                          | 53   |  |
| 3.8.1.51       | Define MCU_NO_PLL                              | 54   |  |
| 3.8.1.52       | Define MCU_ENTER_LOW_POWER_MODE                | 54   |  |
| 3.8.1.53       | Define MCU_PERFORM_RESET_API                   | 54   |  |
| 3.8.1.54       | Define MCU_TIMEOUT_LOOPS                       | 55   |  |
| 3.8.1.55       | Define MCU_RESET_CALLOUT                       | 55   |  |
| 3.8.1.56       | Define MCU_RESET_CALLOUT_USED                  | 55   |  |
| 3.8.1.57       | Define MCU_CMU_FCCU_NOTIFICATION               | 55   |  |
| 3.8.1.58       | Define MCU_ERROR_ISR_NOTIFICATION              | 56   |  |
| 3.8.1.59       | Define MCU_TRANSITION_COMPLETE_ISR_USED        | 56   |  |
| 3.8.1.60       | Define MCU_SAFE_MODE_ISR_USED                  | 56   |  |
| 3.8.1.61       | Define MCU_RGM_CLEAR_CLOCK_IRQ_FLAG            | 56   |  |
| 3.8.1.62       | Define MCU_INVALID_MODE_ISR_USED               | 57   |  |
| 3.8.1.63       | Define MCU_INVALID_CONFIGURATION_ISR_USED      | 57   |  |
| 3.8.1.64       | Define MCU_INVALID_CLK_CONFIGURATION_ISR_USED  | 57   |  |
| 3.8.1.65       | Define MCU_INVALID_CORE_CONFIGURATION_ISR_USED | 57   |  |
| 3.8.1.66       | Define MCU_RESET_ALTERNATE_ISR_USED            | 58   |  |
|                |                                                |      |  |

| Section number | Title                                      | Page |
|----------------|--------------------------------------------|------|
| 3.8.1.67       | Define MCU_VOLTAGE_ERROR_ISR_USED          | 58   |
| 3.8.1.68       | Define MCU_TEMPERATURE_ERROR_ISR_USED      | 58   |
| 3.8.1.69       | Define MCU_CMU_ERROR_ISR_USED              | 59   |
| 3.8.1.70       | Define MCU_GET_PERIPH_STATE_API            | 59   |
| 3.8.1.71       | Define MCU_GET_SYSTEM_STATE_API            | 59   |
| 3.8.1.72       | Define MCU_POWERMODE_STATE_API             | 59   |
| 3.8.1.73       | Define MCU_GET_POWER_DOMAIN_API            | 60   |
| 3.8.1.74       | Define MCU_PLLDIG_PLL0_EXTPD_ISR_USED      | 60   |
| 3.8.1.75       | Define MCU_PLLDIG_PLL0_LOL_ISR_USED        | 60   |
| 3.8.1.76       | Define MCU_SXOSC_INT_USED                  | 60   |
| 3.8.1.77       | Define MCU_FXOSC_INT_USED                  | 61   |
| 3.8.1.78       | Define MCU_GET_MEM_CONFIG_API              | 61   |
| 3.8.1.79       | Define MCU_SSCM_GET_STATUS_API             | 61   |
| 3.8.1.80       | Define MCU_SSCM_GET_UOPS_API               | 61   |
| 3.8.1.81       | Define MCU_GET_MIDR_API                    | 62   |
| 3.8.1.82       | Define MCU_EMIOS_CONFIGURE_GPREN_API       | 62   |
| 3.8.1.83       | Define MCU_DISABLE_CMU_API                 | 62   |
| 3.8.1.84       | Define MCU_DISABLE_DEM_REPORT_ERROR_STATUS | 62   |
| 3.8.1.85       | Define MCU_CONFIGURE_CADDRN                | 63   |
| 3.8.1.86       | Define MCU_FAST_MODE_CONFIG                | 63   |
| 3.8.1.87       | Define MCU_LPU_SUPPORT                     | 63   |
| 3.8.1.88       | Define MCU_MAX_CLKCONFIGS                  | 63   |
| 3.8.1.89       | Define MCU_MAX_MODECONFIGS                 | 64   |
| 3.8.1.90       | Define MCU_MAX_RAMCONFIGS                  | 64   |
| 3.8.1.91       | Define MCU_PRECOMPILE_SUPPORT              | 64   |
| 3.8.1.92       | Define MCU_CMU_UNITS                       | 64   |
| 3.8.1.93       | Define MCU_CGM_NUMBER_OF_SYSTEM_CLOCK_REGS | 65   |
| 3.8.1.94       | Define MCU_MC_ME_NUMBER_OF_PCTL_REGS       | 65   |
| 3.8.1.95       | Define MCU_CGM_NUMBER_OF_PLL_REGS          | 65   |

6

| Section number |            | Title                                 | Page |
|----------------|------------|---------------------------------------|------|
|                | 3.8.1.96   | Define MCU_CGM_NUMBER_OF_AUX_CLK_REGS | 65   |
|                | 3.8.1.97   | Define MCU_EMIOS_SUPPORT              | 66   |
|                | 3.8.1.98   | Define MCU_CHECK_EMIOS_STATUS         | 66   |
|                | 3.8.1.99   | Define MCU_EMIOS_NB_MODULES           | 66   |
|                | 3.8.1.100  | Define MCU_PRAM_MULTIPLE_PRAM         | 66   |
| 3.8.2          | Enum Ref   | Ference                               | 67   |
|                | 3.8.2.1    | Enumeration Mcu_StatusType            | 67   |
|                | 3.8.2.2    | Enumeration Mcu_MemoryConfigStageType | 67   |
|                | 3.8.2.3    | Enumeration Mcu_PllStatusType         | 68   |
|                | 3.8.2.4    | Enumeration Mcu_RamStateType          | 68   |
|                | 3.8.2.5    | Enumeration Mcu_ResetType             | 69   |
| 3.8.3          | Function I | Reference                             | 70   |
|                | 3.8.3.1    | Function Mcu_Init                     | 70   |
|                | 3.8.3.2    | Function Mcu_InitRamSection.          | 71   |
|                | 3.8.3.3    | Function Mcu_InitClock.               | 72   |
|                | 3.8.3.4    | Function Mcu_SetMode                  | 72   |
|                | 3.8.3.5    | Function Mcu_DistributePllClock       | 73   |
|                | 3.8.3.6    | Function Mcu_GetPllStatus             | 73   |
|                | 3.8.3.7    | Function Mcu_GetResetReason           | 74   |
|                | 3.8.3.8    | Function Mcu_GetResetRawValue         | 75   |
|                | 3.8.3.9    | Function Mcu_PerformReset.            | 76   |
|                | 3.8.3.10   | Function Mcu_GetVersionInfo           | 76   |
|                | 3.8.3.11   | Function Mcu_GetRamState              | 76   |
|                | 3.8.3.12   | Function Mcu_GetPeripheralState       | 77   |
|                | 3.8.3.13   | Function Mcu_GetSystemState.          | 77   |
|                | 3.8.3.14   | Function Mcu_GetPowerModeState.       | 77   |
|                | 3.8.3.15   | Function Mcu_GetPowerDomainState      | 77   |
|                | 3.8.3.16   | Function Mcu_SscmGetMemConfig         | 77   |
|                | 3.8.3.17   | Function Mcu_SscmGetStatus            | 78   |
|                |            |                                       |      |

| Section number |        | number        | Title                                       | Page |  |
|----------------|--------|---------------|---------------------------------------------|------|--|
|                |        | 3.8.3.18      | Function Mcu_SscmGetUops                    | 78   |  |
|                |        | 3.8.3.19      | Function Mcu_GetMidrStructure               | 78   |  |
|                |        | 3.8.3.20      | Function Mcu_Disable_CMU                    | 78   |  |
|                |        | 3.8.3.21      | Function Mcu_EmiosConfigureGpren.           | 78   |  |
|                | 3.8.4  | Structs Re    | eference                                    | 79   |  |
|                |        | 3.8.4.1       | Structure Mcu_ConfigType                    | 79   |  |
|                |        | 3.8.4.2       | Structure Mcu_RamConfigType                 | 80   |  |
|                |        | 3.8.4.3       | Structure Mcu_DemConfigType                 | 81   |  |
|                | 3.8.5  | Types Ref     | ference                                     | 82   |  |
|                |        | 3.8.5.1       | Typedef Mcu_ClockType                       | 82   |  |
|                |        | 3.8.5.2       | Typedef Mcu_ModeType                        | 83   |  |
|                |        | 3.8.5.3       | Typedef Mcu_RamIndexType                    | 83   |  |
|                |        | 3.8.5.4       | Typedef Mcu_RamSectionType                  | 83   |  |
|                |        | 3.8.5.5       | Typedef Mcu_RamSizeType                     | 83   |  |
|                |        | 3.8.5.6       | Typedef Mcu_RawResetType                    | 84   |  |
| 3.9            | Symbo  | olic Names l  | Disclaimer                                  | 84   |  |
|                |        |               | Chapter 4 Tresos Configuration Plug-in      |      |  |
| 4.1            | Config | guration eler | ments of Mcu                                | 85   |  |
| 1.2            | Form 1 | MPLEMEN       | NTATION_CONFIG_VARIANT                      | 85   |  |
| 1.3            | Form 1 | McuGeneral    | IConfiguration                              | 86   |  |
|                | 4.3.1  | McuDevE       | ErrorDetect (McuGeneralConfiguration)       | 86   |  |
|                | 4.3.2  | McuVersi      | onInfoApi (McuGeneralConfiguration)         | 87   |  |
|                | 4.3.3  | McuGetRa      | amStateApi (McuGeneralConfiguration)        | 87   |  |
|                | 4.3.4  | McuInitCl     | lock (McuGeneralConfiguration)              | 87   |  |
|                | 4.3.5  | McuNoPll      | l (McuGeneralConfiguration)                 | 88   |  |
|                | 4.3.6  | McuEnter      | LowPowerMode (McuGeneralConfiguration)      | 88   |  |
|                | 4.3.7  | McuTime       | out (McuGeneralConfiguration)               | 89   |  |
|                | 4.3.8  | McuEnabl      | leUserModeSupport (McuGeneralConfiguration) | 89   |  |

| Se  | ction  | number Title                                           | Page |
|-----|--------|--------------------------------------------------------|------|
|     | 4.3.9  | McuPerformResetApi (McuGeneralConfiguration)           | 90   |
|     | 4.3.10 | McuCalloutBeforePerformReset (McuGeneralConfiguration) | 90   |
|     | 4.3.11 | McuPerformResetCallout (McuGeneralConfiguration)       | 91   |
|     | 4.3.12 | McuCmuNotification (McuGeneralConfiguration)           | 91   |
|     | 4.3.13 | McuErrorIsrNotification (McuGeneralConfiguration)      | 91   |
|     | 4.3.14 | McuDisableFlashConfigFromRam (McuGeneralConfiguration) | 92   |
|     | 4.3.15 | McuUseLpuModes (McuGeneralConfiguration)               | 92   |
|     | 4.3.16 | McuPrepareMemoryConfig (McuGeneralConfiguration)       | 93   |
| 4.4 | Form N | AcuDebugConfiguration                                  | 93   |
|     | 4.4.1  | McuDisableDemReportErrorStatus (McuDebugConfiguration) | 94   |
|     | 4.4.2  | McuGetPeriphStateApi (McuDebugConfiguration)           | 94   |
|     | 4.4.3  | McuGetSystemStatetApi (McuDebugConfiguration)          | 95   |
|     | 4.4.4  | McuGetPowerModeStatetApi (McuDebugConfiguration)       | 95   |
|     | 4.4.5  | McuSscmGetMemConfigApi (McuDebugConfiguration)         | 95   |
|     | 4.4.6  | McuSscmGetStatusApi (McuDebugConfiguration)            | 96   |
|     | 4.4.7  | McuSscmGetUopsApi (McuDebugConfiguration)              | 96   |
|     | 4.4.8  | McuGetMidrStructureApi (McuDebugConfiguration)         | 97   |
|     | 4.4.9  | McuGetPowerDomainApi (McuDebugConfiguration)           | 97   |
|     | 4.4.10 | McuEmiosConfigureGprenApi (McuDebugConfiguration)      | 98   |
|     | 4.4.11 | McuDisableCmuApi (McuDebugConfiguration)               | 98   |
| 4.5 | Form N | AcuCoreControlConfiguration                            | 99   |
|     | 4.5.1  | McuCADDRnControl (McuCoreControlConfiguration)         | 99   |
| 4.6 | Form N | AcuEMIOSConfiguration                                  | 100  |
|     | 4.6.1  | McuEMIOSControl (McuEMIOSConfiguration)                | 100  |
| 4.7 | Form N | AcuPublishedInformation                                | 100  |
|     | 4.7.1  | Form McuResetReasonConf                                | 101  |
|     |        | 4.7.1.1 McuResetReason (McuResetReasonConf)            | 101  |
| 4.8 | Form ( | CommonPublishedInformation                             | 102  |
|     | 4.8.1  | ArReleaseMajorVersion (CommonPublishedInformation)     | 102  |
|     |        |                                                        |      |

| Se  | ction  | number   | Title                                               | Page |
|-----|--------|----------|-----------------------------------------------------|------|
|     | 4.8.2  | ArReleas | eMinorVersion (CommonPublishedInformation)          | 103  |
|     | 4.8.3  | ArReleas | eRevisionVersion (CommonPublishedInformation)       | 103  |
|     | 4.8.4  | ModuleId | l (CommonPublishedInformation)                      | 104  |
|     | 4.8.5  | SwMajor  | Version (CommonPublishedInformation)                | 104  |
|     | 4.8.6  | SwMinor  | Version (CommonPublishedInformation)                | 105  |
|     | 4.8.7  | SwPatch  | Version (CommonPublishedInformation)                | 105  |
|     | 4.8.8  | VendorA  | piInfix (CommonPublishedInformation)                | 105  |
|     | 4.8.9  | VendorId | (CommonPublishedInformation)                        | 106  |
| 4.9 | Form N | McuModul | eConfiguration.                                     | 106  |
|     | 4.9.1  | McuNum   | berOfMcuModes (McuModuleConfiguration)              | 107  |
|     | 4.9.2  | McuRam   | Sectors (McuModuleConfiguration)                    | 108  |
|     | 4.9.3  | McuRese  | tSetting (McuModuleConfiguration)                   | 108  |
|     | 4.9.4  | McuFastO | CrystalFrequencyHz (McuModuleConfiguration)         | 109  |
|     | 4.9.5  | McuSlow  | CrystalFrequencyHz (McuModuleConfiguration)         | 109  |
|     | 4.9.6  | McuFastI | rcFrequencyHz (McuModuleConfiguration)              | 110  |
|     | 4.9.7  | McuSlow  | /IrcFrequencyHz (McuModuleConfiguration)            | 110  |
|     | 4.9.8  | McuExte  | rnalClockFrequencyHz (McuModuleConfiguration)       | 111  |
|     | 4.9.9  | McuCloc  | kSrcFailureNotification (McuModuleConfiguration)    | 111  |
|     | 4.9.10 | Form Mc  | uDemEventParameterRefs                              | 112  |
|     |        | 4.9.10.1 | MCU_E_TIMEOUT_FAILURE (McuDemEventParameterRefs)    | 112  |
|     |        | 4.9.10.2 | MCU_E_INVALIDMODE_CONFIG (McuDemEventParameterRefs) | 112  |
|     |        | 4.9.10.3 | MCU_E_SSCM_CER_FAILURE (McuDemEventParameterRefs)   | 113  |
|     |        | 4.9.10.4 | MCU_E_CLOCK_FAILURE (McuDemEventParameterRefs)      | 113  |
|     | 4.9.11 | Form Mc  | uEnableMode                                         | 113  |
|     |        | 4.9.11.1 | McuModeStop0 (McuEnableMode)                        | 114  |
|     |        | 4.9.11.2 | McuModeStandBy0 (McuEnableMode)                     | 114  |
|     |        | 4.9.11.3 | McuModeRun3 (McuEnableMode)                         | 115  |
|     |        | 4.9.11.4 | McuModeRun2 (McuEnableMode)                         | 115  |
|     |        | 4.9.11.5 | McuModeRun1 (McuEnableMode)                         | 115  |
|     |        |          |                                                     |      |

| Section number | •            | Title                                                    | Page |  |
|----------------|--------------|----------------------------------------------------------|------|--|
| 4.9.12 Form Mc | uCoreConfigu | ıration                                                  | 116  |  |
| 4.9.12.1       | Form McuC    | CoreZ4AConfiguration                                     | 116  |  |
|                | 4.9.12.1.1   | McuCoreReset (McuCoreZ4AConfiguration)                   | 117  |  |
|                | 4.9.12.1.2   | McuUseDefaultBootAddrEnable (McuCoreZ4AConfiguration)    | 117  |  |
|                | 4.9.12.1.3   | McuBootAddress (McuCoreZ4AConfiguration)                 | 118  |  |
|                | 4.9.12.1.4   | McuCCTL1Run3 (McuCoreZ4AConfiguration)                   | 118  |  |
|                | 4.9.12.1.5   | McuCCTL1Run2 (McuCoreZ4AConfiguration)                   | 118  |  |
|                | 4.9.12.1.6   | McuCCTL1Run1 (McuCoreZ4AConfiguration)                   | 119  |  |
|                | 4.9.12.1.7   | McuCCTL1Run0 (McuCoreZ4AConfiguration)                   | 119  |  |
|                | 4.9.12.1.8   | McuCCTL1Drun (McuCoreZ4AConfiguration)                   | 119  |  |
|                | 4.9.12.1.9   | McuCCTL1Safe (McuCoreZ4AConfiguration)                   | 120  |  |
| 4.9.12.2       | Form McuC    | CoreZ4BConfiguration                                     | 120  |  |
|                | 4.9.12.2.1   | McuCoreReset (McuCoreZ4BConfiguration)                   | 121  |  |
|                | 4.9.12.2.2   | $McuUseDefaultBootAddrEnable\ (McuCoreZ4BConfiguration)$ | 121  |  |
|                | 4.9.12.2.3   | McuBootAddress (McuCoreZ4BConfiguration)                 | 122  |  |
|                | 4.9.12.2.4   | McuCCTL2Run3 (McuCoreZ4BConfiguration)                   | 122  |  |
|                | 4.9.12.2.5   | McuCCTL2Run2 (McuCoreZ4BConfiguration)                   | 122  |  |
|                | 4.9.12.2.6   | McuCCTL2Run1 (McuCoreZ4BConfiguration)                   | 123  |  |
|                | 4.9.12.2.7   | McuCCTL2Run0 (McuCoreZ4BConfiguration)                   | 123  |  |
|                | 4.9.12.2.8   | McuCCTL2Drun (McuCoreZ4BConfiguration)                   | 123  |  |
|                | 4.9.12.2.9   | McuCCTL2Safe (McuCoreZ4BConfiguration)                   | 124  |  |
| 4.9.12.3       | Form McuC    | CoreZ2Configuration                                      | 124  |  |
|                | 4.9.12.3.1   | McuCoreReset (McuCoreZ2Configuration)                    | 125  |  |
|                | 4.9.12.3.2   | McuUseDefaultBootAddrEnable (McuCoreZ2Configuration)     | 125  |  |
|                | 4.9.12.3.3   | McuBootAddress (McuCoreZ2Configuration)                  | 126  |  |
|                | 4.9.12.3.4   | McuCCTL3Run3 (McuCoreZ2Configuration)                    | 126  |  |
|                | 4.9.12.3.5   | McuCCTL3Run2 (McuCoreZ2Configuration)                    | 126  |  |
|                | 4.9.12.3.6   | McuCCTL3Run1 (McuCoreZ2Configuration)                    | 127  |  |
|                | 4.9.12.3.7   | McuCCTL3Run0 (McuCoreZ2Configuration)                    | 127  |  |
|                |              |                                                          |      |  |

| Section number |           |                | Title                                       | Page |
|----------------|-----------|----------------|---------------------------------------------|------|
|                |           | 4.9.12.3.8     | McuCCTL3Drun (McuCoreZ2Configuration)       | 127  |
|                |           | 4.9.12.3.9     | McuCCTL3Safe (McuCoreZ2Configuration)       | 128  |
| 4.9.13         | Form Mcu  | ıInterruptTraı | nsition                                     | 128  |
|                | 4.9.13.1  | McuTransiti    | ionComplete (McuInterruptTransition)        | 129  |
|                | 4.9.13.2  | McuSafeMo      | ode (McuInterruptTransition)                |      |
|                | 4.9.13.3  | McuInvalid     | Mode (McuInterruptTransition)               | 130  |
|                | 4.9.13.4  | McuInvalid     | Configuration (McuInterruptTransition)      | 131  |
|                | 4.9.13.5  | McuInvalid     | CoreConfiguration (McuInterruptTransition)  |      |
| 4.9.14         | Form Mcu  | ıInterruptEve  | nts                                         | 133  |
|                | 4.9.14.1  | McuAlterna     | teResetEvent (McuInterruptEvents)           |      |
| 4.9.15         | Form Mcu  | ıPlatformFlas  | shConfig                                    | 133  |
|                | 4.9.15.1  | McuPort0M      | Taster15Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.2  | McuPort0M      | Taster14Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.3  | McuPort0M      | Taster13Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.4  | McuPort0M      | Taster12Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.5  | McuPort0M      | Taster11Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.6  | McuPort0M      | Taster10Prefetch (McuPlatformFlashConfig)   |      |
|                | 4.9.15.7  | McuPort0M      | Taster9Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.8  | McuPort0M      | Taster8Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.9  | McuPort0M      | Taster7Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.10 | McuPort0M      | laster6Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.11 | McuPort0M      | Taster5Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.12 | McuPort0M      | Taster4Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.13 | McuPort0M      | Taster3Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.14 | McuPort0M      | laster2Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.15 | McuPort0M      | Taster1Prefetch (McuPlatformFlashConfig)    |      |
|                | 4.9.15.16 | McuPort0M      | Taster0Prefetch (McuPlatformFlashConfig)    | 141  |
|                | 4.9.15.17 | McuPort0D      | ataPrefetch (McuPlatformFlashConfig)        | 141  |
|                | 4.9.15.18 | McuPort0In     | astructionPrefetch (McuPlatformFlashConfig) | 141  |

| Section number | Title                                                | Page |
|----------------|------------------------------------------------------|------|
| 4.9.15.19      | McuPort0PrefetchLimit (McuPlatformFlashConfig)       | 142  |
| 4.9.15.20      | McuPort0ReadBufferEnable (McuPlatformFlashConfig)    | 143  |
| 4.9.15.21      | McuPort1Master15Prefetch (McuPlatformFlashConfig)    | 143  |
| 4.9.15.22      | McuPort1Master14Prefetch (McuPlatformFlashConfig)    | 144  |
| 4.9.15.23      | McuPort1Master13Prefetch (McuPlatformFlashConfig)    | 144  |
| 4.9.15.24      | McuPort1Master12Prefetch (McuPlatformFlashConfig)    | 144  |
| 4.9.15.25      | McuPort1Master11Prefetch (McuPlatformFlashConfig)    | 145  |
| 4.9.15.26      | McuPort1Master10Prefetch (McuPlatformFlashConfig)    | 145  |
| 4.9.15.27      | McuPort1Master9Prefetch (McuPlatformFlashConfig)     | 146  |
| 4.9.15.28      | McuPort1Master8Prefetch (McuPlatformFlashConfig)     | 146  |
| 4.9.15.29      | McuPort1Master7Prefetch (McuPlatformFlashConfig)     | 147  |
| 4.9.15.30      | McuPort1Master6Prefetch (McuPlatformFlashConfig)     | 147  |
| 4.9.15.31      | McuPort1Master5Prefetch (McuPlatformFlashConfig)     | 147  |
| 4.9.15.32      | McuPort1Master4Prefetch (McuPlatformFlashConfig)     | 148  |
| 4.9.15.33      | McuPort1Master3Prefetch (McuPlatformFlashConfig)     | 148  |
| 4.9.15.34      | McuPort1Master2Prefetch (McuPlatformFlashConfig)     | 149  |
| 4.9.15.35      | McuPort1Master1Prefetch (McuPlatformFlashConfig)     | 149  |
| 4.9.15.36      | McuPort1Master0Prefetch (McuPlatformFlashConfig)     | 149  |
| 4.9.15.37      | McuPort1DataPrefetch (McuPlatformFlashConfig)        | 150  |
| 4.9.15.38      | McuPort1InstructionPrefetch (McuPlatformFlashConfig) | 150  |
| 4.9.15.39      | McuPort1PrefetchLimit (McuPlatformFlashConfig)       | 151  |
| 4.9.15.40      | McuPort1ReadBufferEnable (McuPlatformFlashConfig)    | 152  |
| 4.9.15.41      | McuPort2Master15Prefetch (McuPlatformFlashConfig)    | 152  |
| 4.9.15.42      | McuPort2Master14Prefetch (McuPlatformFlashConfig)    | 152  |
| 4.9.15.43      | McuPort2Master13Prefetch (McuPlatformFlashConfig)    | 153  |
| 4.9.15.44      | McuPort2Master12Prefetch (McuPlatformFlashConfig)    | 153  |
| 4.9.15.45      | McuPort2Master11Prefetch (McuPlatformFlashConfig)    | 154  |
| 4.9.15.46      | McuPort2Master10Prefetch (McuPlatformFlashConfig)    | 154  |
| 4.9.15.47      | McuPort2Master9Prefetch (McuPlatformFlashConfig)     |      |
|                |                                                      |      |

| Section number | Title                                                    | Page |
|----------------|----------------------------------------------------------|------|
| 4.9.15.48      | McuPort2Master8Prefetch (McuPlatformFlashConfig)         | 155  |
| 4.9.15.49      | McuPort2Master7Prefetch (McuPlatformFlashConfig)         | 155  |
| 4.9.15.50      | McuPort2Master6Prefetch (McuPlatformFlashConfig)         | 156  |
| 4.9.15.51      | McuPort2Master5Prefetch (McuPlatformFlashConfig)         | 156  |
| 4.9.15.52      | McuPort2Master4Prefetch (McuPlatformFlashConfig)         | 157  |
| 4.9.15.53      | McuPort2Master3Prefetch (McuPlatformFlashConfig)         | 157  |
| 4.9.15.54      | McuPort2Master2Prefetch (McuPlatformFlashConfig)         | 157  |
| 4.9.15.55      | McuPort2Master1Prefetch (McuPlatformFlashConfig)         | 158  |
| 4.9.15.56      | McuPort2Master0Prefetch (McuPlatformFlashConfig)         | 158  |
| 4.9.15.57      | McuPort2DataPrefetch (McuPlatformFlashConfig)            | 159  |
| 4.9.15.58      | McuPort2InstructionPrefetch (McuPlatformFlashConfig)     | 159  |
| 4.9.15.59      | McuPort2PrefetchLimit (McuPlatformFlashConfig)           | 159  |
| 4.9.15.60      | McuPort2ReadBufferEnable (McuPlatformFlashConfig)        | 160  |
| 4.9.15.61      | McuPort0PageBufferConfiguration (McuPlatformFlashConfig) | 161  |
| 4.9.15.62      | McuPort1PageBufferConfiguration (McuPlatformFlashConfig) | 161  |
| 4.9.15.63      | McuPort2PageBufferConfiguration (McuPlatformFlashConfig) | 162  |
| 4.9.15.64      | McuBAFDisable (McuPlatformFlashConfig)                   | 162  |
| 4.9.15.65      | McuFlashArbitrationMode (McuPlatformFlashConfig)         | 163  |
| 4.9.15.66      | McuMaster0AccessProt (McuPlatformFlashConfig)            |      |
| 4.9.15.67      | McuMaster1AccessProt (McuPlatformFlashConfig)            | 164  |
| 4.9.15.68      | McuMaster2AccessProt (McuPlatformFlashConfig)            | 165  |
| 4.9.15.69      | McuMaster3AccessProt (McuPlatformFlashConfig)            | 165  |
| 4.9.15.70      | McuMaster4AccessProt (McuPlatformFlashConfig)            | 166  |
| 4.9.15.71      | McuMaster5AccessProt (McuPlatformFlashConfig)            | 166  |
| 4.9.15.72      | McuMaster6AccessProt (McuPlatformFlashConfig)            | 167  |
| 4.9.15.73      | McuMaster7AccessProt (McuPlatformFlashConfig)            | 167  |
| 4.9.15.74      | McuMaster8AccessProt (McuPlatformFlashConfig)            | 168  |
| 4.9.15.75      | McuMaster9AccessProt (McuPlatformFlashConfig)            | 168  |
| 4.9.15.76      | McuMaster10AccessProt (McuPlatformFlashConfig)           |      |

| ection r | number    |              | Title                                                      | Page |
|----------|-----------|--------------|------------------------------------------------------------|------|
|          | 4.9.15.77 | McuMaster1   | 1AccessProt (McuPlatformFlashConfig)                       | 169  |
|          | 4.9.15.78 | McuMaster1   | 2AccessProt (McuPlatformFlashConfig)                       | 170  |
|          | 4.9.15.79 | McuMaster1   | 3AccessProt (McuPlatformFlashConfig)                       | 170  |
|          | 4.9.15.80 | McuMaster1   | 4AccessProt (McuPlatformFlashConfig)                       | 171  |
|          | 4.9.15.81 | McuMaster1   | 5AccessProt (McuPlatformFlashConfig)                       | 171  |
| 4.9.16   | Form Mcu  | ResetConfig. |                                                            | 172  |
|          | 4.9.16.1  | McuResetTy   | /pe (McuResetConfig)                                       | 173  |
|          | 4.9.16.2  | McuFunctRe   | esetEscThreshold (McuResetConfig)                          | 174  |
|          | 4.9.16.3  | McuDestRes   | setEscThreshold (McuResetConfig)                           | 174  |
|          | 4.9.16.4  | Form Mcu_I   | D_LVD_LV_PD2_COLD_ResetSource                              | 174  |
|          |           | 4.9.16.4.1   | McuDisableReset (Mcu_D_LVD_LV_PD2_COLD_ResetSource)        | 175  |
|          |           | 4.9.16.4.2   | McuEnableInterruptSafe (Mcu_D_LVD_LV_PD2_COLD_ResetSource) | 175  |
|          |           | 4.9.16.4.3   | McuResetPhase (Mcu_D_LVD_LV_PD2_COLD_ResetSource)          | 176  |
|          |           | 4.9.16.4.4   | McuResetPin (Mcu_D_LVD_LV_PD2_COLD_ResetSource)            | 176  |
|          | 4.9.16.5  | Form Mcu_I   | D_HVD_LV_COLD_ResetSource                                  | 177  |
|          |           | 4.9.16.5.1   | McuDisableReset (Mcu_D_HVD_LV_COLD_ResetSource)            | 177  |
|          |           | 4.9.16.5.2   | McuEnableInterruptSafe (Mcu_D_HVD_LV_COLD_ResetSource)     | 178  |
|          |           | 4.9.16.5.3   | McuResetPhase (Mcu_D_HVD_LV_COLD_ResetSource)              | 178  |
|          | 4.9.16.6  | Form Mcu_I   | D_LVD_IO_A_HI_ResetSource                                  | 178  |
|          |           | 4.9.16.6.1   | McuDisableReset (Mcu_D_LVD_IO_A_HI_ResetSource)            | 179  |
|          |           | 4.9.16.6.2   | McuEnableInterruptSafe (Mcu_D_LVD_IO_A_HI_ResetSource)     | 179  |
|          |           | 4.9.16.6.3   | McuResetPhase (Mcu_D_LVD_IO_A_HI_ResetSource)              | 180  |
|          | 4.9.16.7  | Form Mcu_I   | D_Z2_DBG_ResetSource                                       | 180  |
|          |           | 4.9.16.7.1   | McuDisableReset (Mcu_D_Z2_DBG_ResetSource)                 | 181  |
|          |           | 4.9.16.7.2   | McuEnableInterruptSafe (Mcu_D_Z2_DBG_ResetSource)          | 181  |
|          |           | 4.9.16.7.3   | McuResetPhase (Mcu_D_Z2_DBG_ResetSource)                   | 181  |
|          |           | 4.9.16.7.4   | McuResetPin (Mcu_D_Z2_DBG_ResetSource)                     | 182  |
|          | 4.9.16.8  | Form Mcu_I   | D_Z4B_DBG_ResetSource                                      | 182  |
|          |           | 4.9.16.8.1   | McuDisableReset (Mcu_D_Z4B_DBG_ResetSource)                | 183  |
|          |           |              |                                                            |      |

| Section number | Title       |                                                      |     |
|----------------|-------------|------------------------------------------------------|-----|
|                | 4.9.16.8.2  | McuEnableInterruptSafe (Mcu_D_Z4B_DBG_ResetSource)   | 183 |
|                | 4.9.16.8.3  | McuResetPhase (Mcu_D_Z4B_DBG_ResetSource)            | 184 |
|                | 4.9.16.8.4  | McuResetPin (Mcu_D_Z4B_DBG_ResetSource)              | 184 |
| 4.9.16.9       | Form Mcu_D  | D_Z4A_DBG_ResetSource                                | 185 |
|                | 4.9.16.9.1  | McuDisableReset (Mcu_D_Z4A_DBG_ResetSource)          | 185 |
|                | 4.9.16.9.2  | McuEnableInterruptSafe (Mcu_D_Z4A_DBG_ResetSource)   | 185 |
|                | 4.9.16.9.3  | McuResetPhase (Mcu_D_Z4A_DBG_ResetSource)            | 186 |
|                | 4.9.16.9.4  | McuResetPin (Mcu_D_Z4A_DBG_ResetSource)              | 186 |
| 4.9.16.10      | Form Mcu_E  | E_FCCU_SHORT_ResetSource                             | 187 |
|                | 4.9.16.10.1 | McuResetPin (Mcu_BE_FCCU_SHORT_ResetSource)          | 187 |
| 4.9.16.11      | Form Mcu_E  | E_FCCU_LONG_ResetSource                              | 188 |
|                | 4.9.16.11.1 | McuResetPin (Mcu_BE_FCCU_LONG_ResetSource)           | 188 |
| 4.9.16.12      | Form Mcu_D  | D_CMU_OLR_ResetSource                                | 188 |
|                | 4.9.16.12.1 | McuDisableReset (Mcu_D_CMU_OLR_ResetSource)          | 189 |
|                | 4.9.16.12.2 | McuEnableInterruptSafe (Mcu_D_CMU_OLR_ResetSource)   | 189 |
|                | 4.9.16.12.3 | McuResetPhase (Mcu_D_CMU_OLR_ResetSource)            | 190 |
|                | 4.9.16.12.4 | McuResetPin (Mcu_D_CMU_OLR_ResetSource)              | 190 |
| 4.9.16.13      | Form Mcu_D  | _JTAG_FUNC_ResetSource                               | 191 |
|                | 4.9.16.13.1 | McuDisableReset (Mcu_D_JTAG_FUNC_ResetSource)        | 191 |
|                | 4.9.16.13.2 | McuEnableInterruptSafe (Mcu_D_JTAG_FUNC_ResetSource) | 191 |
|                | 4.9.16.13.3 | McuResetPhase (Mcu_D_JTAG_FUNC_ResetSource)          | 192 |
|                | 4.9.16.13.4 | McuResetPin (Mcu_D_JTAG_FUNC_ResetSource)            | 192 |
| 4.9.16.14      | Form Mcu_D  | _NMI_WKPU_ResetSource                                | 193 |
|                | 4.9.16.14.1 | McuDisableReset (Mcu_D_NMI_WKPU_ResetSource)         | 193 |
|                | 4.9.16.14.2 | McuEnableInterruptSafe (Mcu_D_NMI_WKPU_ResetSource)  | 194 |
|                | 4.9.16.14.3 | McuResetPhase (Mcu_D_NMI_WKPU_ResetSource)           | 194 |
|                | 4.9.16.14.4 | McuResetPin (Mcu_D_NMI_WKPU_ResetSource)             | 194 |
| 4.9.16.15      | Form Mcu_S  | S_SOFT_FUNC_ResetSource                              | 195 |
|                | 4.9.16.15.1 | McuResetPhase (Mcu_SS_SOFT_FUNC_ResetSource)         | 195 |
|                |             |                                                      |     |

| ection n | umber     |              | Title                                             | Page |
|----------|-----------|--------------|---------------------------------------------------|------|
|          |           | 4.9.16.15.2  | McuResetPin (Mcu_SS_SOFT_FUNC_ResetSource)        | 196  |
| 4        | 4.9.16.16 | Form Mcu_E   | BE_HSM_FUNC_ResetSource                           | 196  |
|          |           | 4.9.16.16.1  | McuResetPin (Mcu_BE_HSM_FUNC_ResetSource)         | 197  |
| 4        | 4.9.16.17 | Form Mcu_S   | SS_EXR_ResetSource                                | 197  |
|          |           | 4.9.16.17.1  | McuResetPhase (Mcu_SS_EXR_ResetSource)            | 197  |
| 4.9.17   | Form Mcu  | PowerContro  | 1                                                 | 198  |
| 4        | 4.9.17.1  | Form McuPr   | ncRamDomain_Config                                | 198  |
|          |           | 4.9.17.1.1   | McuPmcRdCr_MemSleep (McuPmcRamDomain_Config)      | 199  |
|          |           | 4.9.17.1.2   | McuPmcRdCr_PadKeep (McuPmcRamDomain_Config)       | 199  |
|          |           | 4.9.17.1.3   | McuPmcRdCr_Rd64Ret (McuPmcRamDomain_Config)       | 200  |
|          |           | 4.9.17.1.4   | McuPmcRdCr_Rd128Ret (McuPmcRamDomain_Config)      | 200  |
|          |           | 4.9.17.1.5   | McuPmcRdCr_Rd256Ret (McuPmcRamDomain_Config)      | 201  |
| 4        | 4.9.17.2  | Form McuPr   | ncMisc_Config                                     | 201  |
|          |           | 4.9.17.2.1   | McuPmcMcr_FlashLpFastExistDis (McuPmcMisc_Config) | 202  |
|          |           | 4.9.17.2.2   | McuPmcMcr_LvdPd2ColdRee (McuPmcMisc_Config)       | 202  |
|          |           | 4.9.17.2.3   | McuPmcMcr_HvdRee (McuPmcMisc_Config)              | 203  |
|          |           | 4.9.17.2.4   | McuPmcMcr_LvdIoHiRee (McuPmcMisc_Config)          | 203  |
| 4.9.18   | Form Mcu  | ClockSetting | Config                                            | 204  |
| 4        | 4.9.18.1  | McuClockSe   | ettingId (McuClockSettingConfig)                  | 205  |
| 4        | 4.9.18.2  | McuClksysC   | ClockMcuControl (McuClockSettingConfig)           | 206  |
| 4        | 4.9.18.3  | McuSystemO   | ClockSwitch (McuClockSettingConfig)               | 206  |
| 4        | 4.9.18.4  | McuSystemO   | ClockF160Freq (McuClockSettingConfig)             | 207  |
| 4        | 4.9.18.5  | McuSystemO   | ClkDiv0_En (McuClockSettingConfig)                | 207  |
| 4        | 4.9.18.6  | McuSystemO   | ClkDiv_Divider0 (McuClockSettingConfig)           | 208  |
| 4        | 4.9.18.7  | McuSystemO   | ClockS160Freq (McuClockSettingConfig)             | 208  |
| 4        | 4.9.18.8  | McuSystemO   | ClkDiv1_En (McuClockSettingConfig)                | 208  |
| 4        | 4.9.18.9  | McuSystemO   | ClkDiv_Divider1 (McuClockSettingConfig)           | 209  |
| 4        | 4.9.18.10 | McuSystemO   | ClockS80Freq (McuClockSettingConfig)              | 209  |
| 4        | 4.9.18.11 | McuSystemO   | ClkDiv2_En (McuClockSettingConfig)                | 210  |
|          |           |              |                                                   |      |

| Section number | Title                                            | Page |
|----------------|--------------------------------------------------|------|
| 4.9.18.12      | McuSystemClkDiv_Divider2 (McuClockSettingConfig) | 210  |
| 4.9.18.13      | McuSystemClockS40Freq (McuClockSettingConfig)    | 211  |
| 4.9.18.14      | McuSystemClkDiv3_En (McuClockSettingConfig)      | 211  |
| 4.9.18.15      | McuSystemClkDiv_Divider3 (McuClockSettingConfig) | 212  |
| 4.9.18.16      | McuSystemClockF40Freq (McuClockSettingConfig)    | 212  |
| 4.9.18.17      | McuSystemClkDiv4_En (McuClockSettingConfig)      | 212  |
| 4.9.18.18      | McuSystemClkDiv_Divider4 (McuClockSettingConfig) | 213  |
| 4.9.18.19      | McuSystemClockF80Freq (McuClockSettingConfig)    | 213  |
| 4.9.18.20      | McuSystemClkDiv5_En (McuClockSettingConfig)      | 214  |
| 4.9.18.21      | McuSystemClkDiv_Divider5 (McuClockSettingConfig) | 214  |
| 4.9.18.22      | McuSystemClockFS80Freq (McuClockSettingConfig)   | 215  |
| 4.9.18.23      | McuSystemClkDiv6_En (McuClockSettingConfig)      | 215  |
| 4.9.18.24      | McuSystemClkDiv_Divider6 (McuClockSettingConfig) | 216  |
| 4.9.18.25      | McuSystemClockF20Freq (McuClockSettingConfig)    | 216  |
| 4.9.18.26      | McuClkSetFXOSC_En (McuClockSettingConfig)        | 216  |
| 4.9.18.27      | McuClkSetSXOSC_En (McuClockSettingConfig)        | 217  |
| 4.9.18.28      | McuClkSetFIRCOSC_En (McuClockSettingConfig)      | 217  |
| 4.9.18.29      | McuClkSetSIRCOSC_En (McuClockSettingConfig)      | 218  |
| 4.9.18.30      | McuClkSetPLL0_En (McuClockSettingConfig)         | 218  |
| 4.9.18.31      | Form McuFIRC                                     | 218  |
|                | 4.9.18.31.1 McuFIRCUnderMcuControl (McuFIRC)     | 219  |
|                | 4.9.18.31.2 McuFIRC_Div (McuFIRC)                | 219  |
|                | 4.9.18.31.3 McuFIRC_DivOutputValue (McuFIRC)     | 220  |
| 4.9.18.32      | Form McuSIRC                                     | 220  |
|                | 4.9.18.32.1 McuSIRCUnderMcuControl (McuSIRC)     | 220  |
|                | 4.9.18.32.2 McuSIRC_Div (McuSIRC)                | 221  |
|                | 4.9.18.32.3 McuSIRC_DivOutputValue (McuSIRC)     | 221  |
| 4.9.18.33      | Form McuSXOSC                                    | 222  |
|                | 4.9.18.33.1 McuSXOSCUnderMcuControl (McuSXOSC)   | 222  |

| ection number |             | Title                                        | Page |
|---------------|-------------|----------------------------------------------|------|
|               | 4.9.18.33.2 | McuSXOSC_OSCBYP (McuSXOSC)                   | 223  |
|               | 4.9.18.33.3 | McuSXOSC_ALC (McuSXOSC)                      | 223  |
|               | 4.9.18.33.4 | McuSXOSC_EOCV (McuSXOSC)                     | 224  |
|               | 4.9.18.33.5 | McuSXOSC_M_OSC (McuSXOSC)                    | 224  |
|               | 4.9.18.33.6 | McuSXOSC_Div (McuSXOSC)                      | 225  |
|               | 4.9.18.33.7 | McuSXOSC_DivOutputValue (McuSXOSC)           | 225  |
| 4.9.18.34     | Form McuFX  | XOSC                                         | 226  |
|               | 4.9.18.34.1 | McuFXOSCUnderMcuControl (McuFXOSC)           | 226  |
|               | 4.9.18.34.2 | McuFXOSC_OSCBYP (McuFXOSC)                   | 227  |
|               | 4.9.18.34.3 | McuFXOSC_OSCM (McuFXOSC)                     | 227  |
|               | 4.9.18.34.4 | McuFXOSC_EOCV (McuFXOSC)                     | 228  |
|               | 4.9.18.34.5 | McuFXOSC_M_OSC (McuFXOSC)                    | 228  |
|               | 4.9.18.34.6 | McuFXOSC_Div (McuFXOSC)                      | 229  |
|               | 4.9.18.34.7 | McuFXOSC_DivOutputValue (McuFXOSC)           | 229  |
| 4.9.18.35     | Form McuPr  | rogClkSwitch                                 | 230  |
|               | 4.9.18.35.1 | McuProgresSwitchDuration (McuProgClkSwitch)  | 230  |
|               | 4.9.18.35.2 | Form McuPcsConfig                            | 230  |
|               |             | 4.9.18.35.2.1 McuPCS_Name (McuPcsConfig)     | 231  |
|               |             | 4.9.18.35.2.2 McuPCS_DivInit (McuPcsConfig)  | 231  |
|               |             | 4.9.18.35.2.3 McuPCS_DivRate (McuPcsConfig)  | 231  |
|               |             | 4.9.18.35.2.4 McuPCS_DivStart (McuPcsConfig) | 232  |
|               |             | 4.9.18.35.2.5 McuPCS_DivEnd (McuPcsConfig)   | 232  |
| 4.9.18.36     | Form McuCl  | LKOUT1                                       | 233  |
|               | 4.9.18.36.1 | McuCLKOUT1UnderMcuControl (McuCLKOUT1)       | 233  |
|               | 4.9.18.36.2 | McuCLKOUT1_Source (McuCLKOUT1)               | 234  |
|               | 4.9.18.36.3 | McuCLKOUT1Div_En (McuCLKOUT1)                | 234  |
|               | 4.9.18.36.4 | McuCLKOUT1_Divisor (McuCLKOUT1)              | 235  |
|               | 4.9.18.36.5 | McuCLKOUT1Freq (McuCLKOUT1)                  | 235  |
| 4.9.18.37     | Form McuA   | uxClock2                                     | 236  |
|               |             |                                              |      |

| Section number |             | Page                                                 |     |
|----------------|-------------|------------------------------------------------------|-----|
|                | 4.9.18.37.1 | McuAuxClockUnderMcuControl (McuAuxClock2)            | 236 |
|                | 4.9.18.37.2 | McuAuxClk_Source (McuAuxClock2)                      | 237 |
|                | 4.9.18.37.3 | McuAuxClkFreq (McuAuxClock2)                         | 237 |
| 4.9.18.38      | Form McuAu  | ıxClock4                                             | 237 |
|                | 4.9.18.38.1 | McuAuxClockUnderMcuControl (McuAuxClock4)            | 238 |
|                | 4.9.18.38.2 | McuAuxClk_Source (McuAuxClock4)                      | 238 |
|                | 4.9.18.38.3 | McuAuxClkFreq (McuAuxClock4)                         | 238 |
| 4.9.18.39      | Form McuAu  | xClock5                                              | 239 |
|                | 4.9.18.39.1 | McuAuxClockUnderMcuControl (McuAuxClock5)            | 239 |
|                | 4.9.18.39.2 | McuAuxClk_Source (McuAuxClock5)                      | 240 |
|                | 4.9.18.39.3 | McuAuxClkFreq (McuAuxClock5)                         | 240 |
| 4.9.18.40      | Form McuAu  | ıxClock6                                             | 240 |
|                | 4.9.18.40.1 | McuAuxClockUnderMcuControl (McuAuxClock6)            | 241 |
|                | 4.9.18.40.2 | McuAuxClk_Source (McuAuxClock6)                      | 242 |
|                | 4.9.18.40.3 | McuAuxClkDiv0_En (McuAuxClock6)                      | 242 |
|                | 4.9.18.40.4 | McuAuxClkDiv0_Divisor (McuAuxClock6)                 | 243 |
|                | 4.9.18.40.5 | McuAuxClkDiv0Freq (McuAuxClock6)                     | 243 |
| 4.9.18.41      | Form McuAu  | ıxClock8                                             | 243 |
|                | 4.9.18.41.1 | McuAuxClockUnderMcuControl (McuAuxClock8)            | 244 |
|                | 4.9.18.41.2 | McuAuxClk_Source (McuAuxClock8)                      | 244 |
|                | 4.9.18.41.3 | McuAuxClkFreq (McuAuxClock8)                         | 245 |
| 4.9.18.42      | Form McuAu  | ıxClock9                                             | 245 |
|                | 4.9.18.42.1 | McuAuxClockUnderMcuControl (McuAuxClock9)            | 245 |
|                | 4.9.18.42.2 | McuAuxClk_Source (McuAuxClock9)                      | 246 |
|                | 4.9.18.42.3 | McuAuxClkFreq (McuAuxClock9)                         | 246 |
| 4.9.18.43      | Form McuPl  | <u>_</u> 0                                           | 247 |
|                | 4.9.18.43.1 | McuPLLUnderMcuControl (McuPll_0)                     | 247 |
|                | 4.9.18.43.2 | Form McuPll_Configuration.                           | 248 |
|                |             | 4.9.18.43.2.1 McuPllCal3Mfden (McuPll_Configuration) | 248 |

| ection number     | litte           |                                                     |     |  |
|-------------------|-----------------|-----------------------------------------------------|-----|--|
|                   | 4.9.18.43.2.2   | McuPllDvRfdphi (McuPll_Configuration)               | 249 |  |
|                   | 4.9.18.43.2.3   | McuPllDvRfdphi1 (McuPll_Configuration)              | 250 |  |
|                   | 4.9.18.43.2.4   | McuPllDvPrediv (McuPll_Configuration)               | 250 |  |
|                   | 4.9.18.43.2.5   | McuPllDvMfd (McuPll_Configuration)                  | 251 |  |
|                   | 4.9.18.43.2.6   | McuPllFmStepsize (McuPll_Configuration)             | 251 |  |
|                   | 4.9.18.43.2.7   | McuPllFmStepno (McuPll_Configuration)               | 252 |  |
|                   | 4.9.18.43.2.8   | McuPllFdMfn (McuPll_Configuration)                  | 253 |  |
|                   | 4.9.18.43.2.9   | McuPllCalBypcal (McuPll_Configuration)              | 253 |  |
|                   | 4.9.18.43.2.10  | McuPllFmSscgbyp (McuPll_Configuration)              | 253 |  |
|                   | 4.9.18.43.2.11  | McuPllFdSmden (McuPll_Configuration)                | 254 |  |
|                   | 4.9.18.43.2.12  | McuPllFdSdm2 (McuPll_Configuration)                 | 255 |  |
|                   | 4.9.18.43.2.13  | McuPllFdSdm3 (McuPll_Configuration)                 | 255 |  |
|                   | 4.9.18.43.2.14  | McuPllFdDthDis (McuPll_Configuration)               | 256 |  |
|                   | 4.9.18.43.2.15  | McuPllCrLolie (McuPll_Configuration)                | 256 |  |
|                   | 4.9.18.43.2.16  | McuPllCrLolre (McuPll_Configuration)                | 256 |  |
|                   | 4.9.18.43.2.17  | McuExternalPowerDownCycleInt (McuPll_Configuration) | 257 |  |
| 4.9.18.43         | .3 Form McuPll_ | Parameter                                           | 257 |  |
|                   | 4.9.18.43.3.1   | PLL_PHI_Frequency (McuPll_Parameter)                | 258 |  |
|                   | 4.9.18.43.3.2   | PLL_PHI1_Frequency (McuPll_Parameter)               | 258 |  |
|                   | 4.9.18.43.3.3   | PLL_VCO_Frequency (McuPll_Parameter)                | 259 |  |
| 4.9.18.44 Form Mc | uEMIOS          |                                                     | 259 |  |
| 4.9.18.44         | .1 Form McuEMI  | OS_0                                                | 260 |  |
|                   | 4.9.18.44.1.1   | McuEMIOS_Clk (McuEMIOS_0)                           | 260 |  |
|                   | 4.9.18.44.1.2   | McuMdisBit (McuEMIOS_0)                             | 261 |  |
|                   | 4.9.18.44.1.3   | McuFreezeBit (McuEMIOS_0)                           | 261 |  |
|                   | 4.9.18.44.1.4   | McuGlobalTimeBaseEnable (McuEMIOS_0)                | 261 |  |
|                   | 4.9.18.44.1.5   | McuExternalTimeBase (McuEMIOS_0)                    | 262 |  |
|                   | 4.9.18.44.1.6   | McuGlobalPrescalerEnable (McuEMIOS_0)               | 262 |  |
|                   | 4.9.18.44.1.7   | McuGlobalPrescaler (McuEMIOS_0)                     | 263 |  |
|                   |                 |                                                     |     |  |

User Manual, Rev. 1.0

NXP Semiconductors 21

| Section number |             | Title         |                                       | Page |
|----------------|-------------|---------------|---------------------------------------|------|
|                | 4.9.18.44.2 | Form McuEM    | IOS_1                                 | 263  |
|                |             | 4.9.18.44.2.1 | McuEMIOS_Clk (McuEMIOS_1)             | 263  |
|                |             | 4.9.18.44.2.2 | McuMdisBit (McuEMIOS_1)               | 264  |
|                |             | 4.9.18.44.2.3 | McuFreezeBit (McuEMIOS_1)             | 264  |
|                |             | 4.9.18.44.2.4 | McuGlobalTimeBaseEnable (McuEMIOS_1)  | 265  |
|                |             | 4.9.18.44.2.5 | McuExternalTimeBase (McuEMIOS_1)      | 265  |
|                |             | 4.9.18.44.2.6 | McuGlobalPrescalerEnable (McuEMIOS_1) | 265  |
|                |             | 4.9.18.44.2.7 | McuGlobalPrescaler (McuEMIOS_1)       | 266  |
|                | 4.9.18.44.3 | Form McuEM    | IOS_2                                 | 266  |
|                |             | 4.9.18.44.3.1 | McuEMIOS_Clk (McuEMIOS_2)             | 267  |
|                |             | 4.9.18.44.3.2 | McuMdisBit (McuEMIOS_2)               | 267  |
|                |             | 4.9.18.44.3.3 | McuFreezeBit (McuEMIOS_2)             | 267  |
|                |             | 4.9.18.44.3.4 | McuGlobalTimeBaseEnable (McuEMIOS_2)  | 268  |
|                |             | 4.9.18.44.3.5 | McuExternalTimeBase (McuEMIOS_2)      | 268  |
|                |             | 4.9.18.44.3.6 | McuGlobalPrescalerEnable (McuEMIOS_2) | 269  |
|                |             | 4.9.18.44.3.7 | McuGlobalPrescaler (McuEMIOS_2)       | 269  |
| 4.9.18.45      | Form McuCl  | lkMonitor_0   |                                       | 269  |
|                | 4.9.18.45.1 | McuClkMonito  | orEn (McuClkMonitor_0)                | 270  |
|                | 4.9.18.45.2 | McuRCDiviso   | rFactor (McuClkMonitor_0)             | 270  |
|                | 4.9.18.45.3 | McuHighFrequ  | uencyRef (McuClkMonitor_0)            | 271  |
|                | 4.9.18.45.4 | McuLowFrequ   | nencyRef (McuClkMonitor_0)            | 271  |
| 4.9.18.46      | Form McuFl  | ash           |                                       | 272  |
|                | 4.9.18.46.1 | McuFlashAdd   | rPipelineControl (McuFlash)           | 272  |
|                | 4.9.18.46.2 | McuFlashRead  | dWaitStateControl (McuFlash)          | 273  |
| 4.9.18.47      | Form McuRa  | am            |                                       | 273  |
|                | 4.9.18.47.1 | Form McuRan   | nPRAMC_0_PRCR1                        | 274  |
|                |             | 4.9.18.47.1.1 | McuFT_DIS (McuRamPRAMC_0_PRCR1)       | 274  |
|                | 4.9.18.47.2 | Form McuRan   | nPRAMC_1_PRCR1                        | 276  |
|                |             | 4.9.18.47.2.1 | McuFT_DIS (McuRamPRAMC_1_PRCR1)       | 276  |
|                |             |               |                                       |      |

| ection nu  | mber    | Title        |                                                          | Page |  |
|------------|---------|--------------|----------------------------------------------------------|------|--|
|            |         | 4.9.18.47.3  | Form McuRamPRAMC_2_PRCR1                                 | 277  |  |
|            |         |              | 4.9.18.47.3.1 McuFT_DIS (McuRamPRAMC_2_PRCR1)            | 278  |  |
| 4.9        | 0.18.48 | Form McuCl   | ockReferencePoint                                        | 279  |  |
|            |         | 4.9.18.48.1  | McuClockFrequencySelect (McuClockReferencePoint)         | 279  |  |
|            |         | 4.9.18.48.2  | McuClockReferencePointFrequency (McuClockReferencePoint) | 280  |  |
| 4.9.19 For | rm Mcu  | ModeSetting( | Conf                                                     | 281  |  |
| 4.9        | 0.19.1  | McuMode (M   | AcuModeSettingConf)                                      | 281  |  |
| 4.9        | 0.19.2  | McuPowerM    | ode (McuModeSettingConf)                                 | 282  |  |
| 4.9        | 0.19.3  | McuSystemC   | ClockSwitch (McuModeSettingConf)                         | 283  |  |
| 4.9        | 0.19.4  | McuFircCont  | trol (McuModeSettingConf)                                | 283  |  |
| 4.9        | 0.19.5  | McuFXoscCo   | ontrol (McuModeSettingConf)                              | 284  |  |
| 4.9        | 0.19.6  | McuSIrcOsc   | Control (McuModeSettingConf)                             | 284  |  |
| 4.9        | 0.19.7  | McuSXOscC    | Control (McuModeSettingConf)                             | 285  |  |
| 4.9        | 0.19.8  | McuPll0Cont  | trol (McuModeSettingConf)                                | 285  |  |
| 4.9        | 0.19.9  | McuFlashPov  | werControl (McuModeSettingConf)                          | 285  |  |
| 4.9        | 0.19.10 | McuOutputP   | owerDownControl (McuModeSettingConf)                     | 286  |  |
| 4.9        | 0.19.11 | McuMainVo    | ltageRegulatorControl (McuModeSettingConf)               | 286  |  |
| 4.9        | 0.19.12 | McuPowerLe   | evelControl (McuModeSettingConf)                         | 287  |  |
| 4.9        | 0.19.13 | McuFastTran  | sition (McuModeSettingConf)                              | 287  |  |
| 4.9        | 0.19.14 | Form McuCo   | preConfiguration                                         | 288  |  |
|            |         | 4.9.19.14.1  | McuCoreCaddr1ResetEnable (McuCoreConfiguration)          | 288  |  |
|            |         | 4.9.19.14.2  | McuCoreZ4ADefaultBootAddrEnable (McuCoreConfiguration)   | 289  |  |
|            |         | 4.9.19.14.3  | McuCoreCaddr1BootAddr (McuCoreConfiguration)             | 289  |  |
|            |         | 4.9.19.14.4  | McuCoreCaddr2ResetEnable (McuCoreConfiguration)          | 289  |  |
|            |         | 4.9.19.14.5  | McuCoreZ4BDefaultBootAddrEnable (McuCoreConfiguration)   | 290  |  |
|            |         | 4.9.19.14.6  | McuCoreCaddr2BootAddr (McuCoreConfiguration)             | 290  |  |
|            |         | 4.9.19.14.7  | McuCoreCaddr3ResetEnable (McuCoreConfiguration)          | 291  |  |
|            |         | 4.9.19.14.8  | McuCoreZ2DefaultBootAddrEnable (McuCoreConfiguration)    | 291  |  |
|            |         | 4.9.19.14.9  | McuCoreCaddr3BootAddr (McuCoreConfiguration)             | 292  |  |
|            |         |              |                                                          |      |  |

| Section number |              | Title                                                  | Page |
|----------------|--------------|--------------------------------------------------------|------|
| 4.9.19.15      | Form McuMo   | odeSettingConfAfterWkp                                 | 292  |
|                | 4.9.19.15.1  | McuSystemClockSwitch (McuModeSettingConfAfterWkp)      | 292  |
|                | 4.9.19.15.2  | McuFircControl (McuModeSettingConfAfterWkp)            | 293  |
|                | 4.9.19.15.3  | McuFXoscControl (McuModeSettingConfAfterWkp)           | 293  |
|                | 4.9.19.15.4  | McuSIrcOscControl (McuModeSettingConfAfterWkp)         | 294  |
|                | 4.9.19.15.5  | McuSXOscControl (McuModeSettingConfAfterWkp)           | 294  |
|                | 4.9.19.15.6  | McuPll0Control (McuModeSettingConfAfterWkp)            | 295  |
|                | 4.9.19.15.7  | McuFlashPowerControl (McuModeSettingConfAfterWkp)      | 295  |
|                | 4.9.19.15.8  | McuOutputPowerDownControl (McuModeSettingConfAfterWkp) | 295  |
|                | 4.9.19.15.9  | McuPowerLevelControl (McuModeSettingConfAfterWkp)      | 296  |
| 4.9.19.16      | Form McuLp   | uConfiguration                                         | 296  |
|                | 4.9.19.16.1  | McuCAN0ContinuousOperation (McuLpuConfiguration)       | 297  |
|                | 4.9.19.16.2  | McuDirectDrun (McuLpuConfiguration)                    | 297  |
|                | 4.9.19.16.3  | McuSystemClockSelect (McuLpuConfiguration)             | 298  |
|                | 4.9.19.16.4  | McuLpuSleep (McuLpuConfiguration)                      | 299  |
|                | 4.9.19.16.5  | McuFircControl (McuLpuConfiguration)                   | 299  |
|                | 4.9.19.16.6  | McuFXoscControl (McuLpuConfiguration)                  | 299  |
|                | 4.9.19.16.7  | McuSIrcOscControl (McuLpuConfiguration)                | 300  |
|                | 4.9.19.16.8  | McuSXOscControl (McuLpuConfiguration)                  | 300  |
|                | 4.9.19.16.9  | McuLpuMRIGInterruptEnable (McuLpuConfiguration)        | 300  |
|                | 4.9.19.16.10 | McuLpuNEMInterruptEnable (McuLpuConfiguration)         | 301  |
|                | 4.9.19.16.11 | McuDisableEmios2 (McuLpuConfiguration)                 | 301  |
|                | 4.9.19.16.12 | McuDisableEmios0 (McuLpuConfiguration)                 | 302  |
|                | 4.9.19.16.13 | McuDisableCmp2 (McuLpuConfiguration)                   | 302  |
|                | 4.9.19.16.14 | McuDisableCmp1 (McuLpuConfiguration)                   | 303  |
|                | 4.9.19.16.15 | McuDisableCmp0 (McuLpuConfiguration)                   | 303  |
|                | 4.9.19.16.16 | McuDisableMemu1 (McuLpuConfiguration)                  | 304  |
|                | 4.9.19.16.17 | McuDisableBctu (McuLpuConfiguration)                   | 305  |
|                | 4.9.19.16.18 | McuDisableCan0 (McuLpuConfiguration)                   | 305  |

| Section number | r Title                                                  | Page |  |
|----------------|----------------------------------------------------------|------|--|
|                | 4.9.19.16.19 McuDisableLin0 (McuLpuConfiguration)        | 306  |  |
|                | 4.9.19.16.20 McuDisableSpi0 (McuLpuConfiguration)        | 306  |  |
|                | 4.9.19.16.21 McuDisableAdc0 (McuLpuConfiguration)        | 307  |  |
| 4.9.20 Form Mc | uRamSectorSettingConf                                    | 307  |  |
| 4.9.20.1       | McuRamSectorId (McuRamSectorSettingConf)                 | 308  |  |
| 4.9.20.2       | McuRamDefaultValue (McuRamSectorSettingConf)             | 308  |  |
| 4.9.20.3       | McuRamSectionBaseAddress (McuRamSectorSettingConf)       | 309  |  |
| 4.9.20.4       | McuRamSectionSize (McuRamSectorSettingConf)              | 309  |  |
| 4.9.20.5       | McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf) | 310  |  |
| 4.9.20.6       | McuRamSectionSizeLinkerSym (McuRamSectorSettingConf)     | 310  |  |
| 4.9.21 Form Mc | uRunConfig                                               | 311  |  |
| 4.9.21.1       | McuModeRun3 (McuRunConfig)                               | 311  |  |
| 4.9.21.2       | McuModeRun2 (McuRunConfig)                               | 311  |  |
| 4.9.21.3       | McuModeRun1 (McuRunConfig)                               | 312  |  |
| 4.9.21.4       | McuModeRun0 (McuRunConfig)                               | 312  |  |
| 4.9.21.5       | McuModeDRun (McuRunConfig)                               | 313  |  |
| 4.9.21.6       | McuModeSafe (McuRunConfig)                               | 313  |  |
| 4.9.22 Form Mc | uLowPowerConfig                                          | 313  |  |
| 4.9.22.1       | McuStop0 (McuLowPowerConfig)                             | 314  |  |
| 4.9.22.2       | McuStandby0 (McuLowPowerConfig)                          | 314  |  |
| 4.9.23 Form Mc | uPeripheral                                              | 314  |  |
| 4.9.23.1       | McuPerName (McuPeripheral)                               | 315  |  |
| 4.9.23.2       | McuPerDBGConfig (McuPeripheral)                          | 315  |  |
| 4.9.23.3       | McuPerRunConfig (McuPeripheral)                          | 316  |  |
| 4.9.23.4       | McuPerLowPwrConfig (McuPeripheral)                       | 316  |  |

# **Chapter 1 Revision History**

Table 1-1. Revision History

| Revision | Date       | Author    | Description                                 |
|----------|------------|-----------|---------------------------------------------|
| 1.0      | 10/02/2017 | Dang Cong | Update for MPC574XG/C 4.2 RTM 1.0.0 Release |

## Chapter 2 Introduction

This User Manual describes NXP Semiconductor AUTOSAR Micro Controller Unit ( MCU ) for MPC574XG .

AUTOSAR MCU driver configuration parameters and deviations from the specification are described in MCU Driver chapter of this document. AUTOSAR MCU driver requirements and APIs are described in the AUTOSAR MCU driver software specification document.

## 2.1 Supported Derivatives

The software described in this document is intented to be used with the following microcontroller devices of NXP Semiconductor .

Table 2-1. MPC574XG Derivatives

| NXP Semiconductor | MPC5748G_LQFP176,   |
|-------------------|---------------------|
|                   | MPC5748G_MAPBGA256, |
|                   | MPC5748G_MAPBGA324, |
|                   | MPC5747G_LQFP176,   |
|                   | MPC5747G_MAPBGA256, |
|                   | MPC5747G_MAPBGA324, |
|                   | MPC5746G_LQFP176,   |
|                   | MPC5746G MAPBGA256. |
|                   | MPC5746G_MAPBGA324, |
|                   | MPC5748C_LQFP176,   |
|                   | MPC5748C_MAPBGA256, |
|                   | MPC5748C_MAPBGA324, |
|                   | MPC5747C_LQFP176,   |
|                   | MPC5747C_MAPBGA256, |
|                   | MPC5747C_MAPBGA324, |
|                   | MPC5746C_LQFP176,   |
|                   | MPC5746C_MAPBGA256, |
|                   | MPC5746C_MAPBGA324, |
|                   | MPC5746C_MAPBGA100, |
|                   | MPC5745C_LQFP176,   |
|                   | MPC5745C_MAPBGA256, |
|                   | MPC5745C_MAPBGA100, |
|                   | MPC5744C_LQFP176,   |
|                   | MPC5744C_MAPBGA256, |

Table 2-1. MPC574XG Derivatives

| MPC5744C_MAPBGA100, |
|---------------------|
| MPC5746B_LQFP176,   |
| MPC5746B_MAPBGA256, |
| MPC5746B_MAPBGA100, |
| MPC5744B_LQFP176,   |
| MPC5744B_MAPBGA256, |
| MPC5744B_MAPBGA100, |
| MPC5745B_LQFP176,   |
| MPC5745B_MAPBGA256, |
| MPC5745B_MAPBGA100  |

All of the above microcontroller devices are collectively named as MPC574XG.

### 2.2 Overview

**AUTOSAR** (**AUTomotive Open System ARchitecture**) is an industry partnership working to establish standards for software interfaces and software modules for automobile electronic control systems.

#### **AUTOSAR**

- paves the way for innovative electronic systems that further improve performance, safety and environmental friendliness.
- is a strong global partnership that creates one common standard: "Cooperate on standards, compete on implementation".
- is a key enabling technology to manage the growing electrics/electronics complexity. It aims to be prepared for the upcoming technologies and to improve cost-efficiency without making any compromise with respect to quality.
- facilitates the exchange and update of software and hardware over the service life of the vehicle.

## 2.3 About this Manual

This Technical Reference employs the following typographical conventions:

**Boldface** type: Bold is used for important terms, notes and warnings.

*Italic* font: Italic typeface is used for code snippets in the text. Note that C language modifiers such "const" or "volatile" are sometimes omitted to improve readability of the presented code.

Notes and warnings are shown as below:

#### Note

This is a note.

## 2.4 Acronyms and Definitions

Table 2-2. Acronyms and Definitions

| Term    | Definition                          |  |  |
|---------|-------------------------------------|--|--|
| API     | Application Programming Interface   |  |  |
| AUTOSAR | Automotive Open System Architecture |  |  |
| ASM     | Assembler                           |  |  |
| BSMI    | Basic Software Make file Interface  |  |  |
| CAN     | Controller Area Network             |  |  |
| DEM     | Diagnostic Event Manager            |  |  |
| DET     | Default Error Tracer                |  |  |
| C/CPP   | C and C++ Source Code               |  |  |
| VLE     | Variable Length Encoding            |  |  |
| PCS     | Progressive Clock Switching         |  |  |
| CMU     | Clock Monitoring Unit               |  |  |
| N/A     | Not Applicable                      |  |  |
| MCU     | Micro Controller Unit               |  |  |

## 2.5 Reference List

**Table 2-3. Reference List** 

| # | Title                                                                                 | Version         |  |
|---|---------------------------------------------------------------------------------------|-----------------|--|
| 1 | AUTOSAR 4.2 Rev0002MCU Driver Software Specification Document.                        | R4.2.2          |  |
| 2 | MPC5748G Reference Manual                                                             | Rev. 5, 12/2016 |  |
| 3 | MPC5746C Reference Manual                                                             | Rev. 4, 12/2016 |  |
| 4 | MPC5748G_1N81M_Rev.2 (official document) (1N81M)                                      | Jun-16          |  |
| 5 | MPC5748G_1N81M_0N78S_Comparison_Summary_v<br>2_0 (internal document) (1N81M, 0N78S)   | 31.10.2016      |  |
| 6 | MPC5746C_1N06M_Rev.4 (official document) (1N06M)                                      | Jul-16          |  |
| 7 | MPC5746C_cut1.1_cut2.0_cut2.1_comparison_v0 (internal document) (1N06M, 0N84S, 1N84S) | 14-Sep-16       |  |
| 8 | C3M_cut2.1_new_errata_20170113 (internal document) (1N84S)                            | 13-Jan-17       |  |

Reference List

## Chapter 3 Driver

## 3.1 Requirements

Requirements for this driver are detailed in the AUTOSAR 4.2 Rev0002MCU Driver Software Specification document (See Table Reference List).

## 3.2 Driver Design Summary

The MPC5748G contains the following blocks:

- IPV\_CMU
- IPV\_MCV4
- IPV EMIOS
- IPV\_FLASHV2
- IPV\_PRAM
- IPV\_STCUV2
- IPV\_SSCM
- IPV\_PPLDIG
- IPV\_SIUL2
- IPV\_FIRC
- IPV\_FXOSC
- IPV\_SIRC
- IPV\_SXOSC
- IPV\_PMCDIG
- IPV\_LPU

**IPV\_CMU** measures and monitors the frequency of clock sources.

The **IPV\_CMU** covers the following IP's:

• CMUClock Monitor Unit

#### **Driver Design Summary**

**IPV\_MCV4** controlls the clock sources, clock tree, reset generation, power control and clock monitoring.

The **IPV\_MCV4** covers the following IP's:

- MC\_CGMClock generation and distribution module.
- MC\_RGMReset generation and control module.
- PCU Power control unit
- MC\_ME Power mode control

**IPV\_EMIOS** is a timer module.

The **IPV\_EMIOS** covers the following IP's:

• eMIOSConfigurable Enhanced Modular IO Subsystem

**IPV\_FLASHV2** controlls the on-chip flash wait states, prefetch and access control.

The IPV\_FLASHV2 covers the following IP's:

PFLASH Flash wait states, prefetch and access control

**IPV\_PRAM** controlls the on-chip sram operation.

The **IPV\_PRAM** covers the following IP's:

• **PRAM** Internal SRAM operation

**IPV\_STCUV2** receives information regarding the SRAM status.

The **IPV\_STCUV2** covers the following IP's:

• STCU Internal SRAM status

**IPV\_SSCM** receives information regarding the system status.

The **IPV\_SSCM** covers the following IP's:

• **SSCM**system configuration

**IPV\_SIUL2** receives information regarding the system configuration.

The **IPV\_SIUL2** covers the following IP's:

• SIUL2 system configuration

IPV\_PLLDIG controls PLL clock generation modules.

The **IPV\_PLLDIG** covers the following IP's:

PLLDIG0 PLL0

**IPV\_FXOSC** controls the external oscillator (8 - 40 MHz).

The **IPV\_FXOSC** covers the following IP's:

• FXOSC FXOSC

**IPV\_SXOSC** provides a 32 KHz clock with control and status registers accessible for application use.

The **IPV\_SXOSC** covers the following IP's:

SXOSC SXOSC

**IPV\_FIRC** provides the control of internal RC oscillator (16 MHz).

The **IPV\_FIRC** covers the following IP's:

• FIRC FIRC

**IPV\_SIRC** provides the control of internal RC oscillator (128 kHz).

The **IPV\_SIRC** covers the following IP's:

• SIRC SIRC

IPV\_PMCDIG provides the Power Management Controller digital interface.

The **IPV\_PMCDIG** covers the following IP's:

PMCDIG PMCDIG

**IPV\_LPU** provides LPU configuration and control.

The **IPV\_LPU** covers the following IP's:

• LPU LPU

### 3.3 Hardware Resources

The hardware configured by the Mcu driver is the same between derivatives.

## 3.4 Deviation from Requirements

As a deviation from standard:

- Mcuc\_PBcfg\_VariantNo.c files will contain the definition for all parameters that are variant aware, independent of the configuration class that will be selected (PC, PB)
- Mcu\_Cfg.c file will contain the definition for all parameters that are not variant aware

The driver deviates from the AUTOSAR MCU Driver software specification in some places. The table identifies the AUTOSAR requirements that are not fully implemented, implemented differently, or out of scope for the MCU Driver. Table Table 3-1 provides Status column description.

Term Definition

N/A Not available

N/T Not testable

N/S Out of scope

N/I Not implemented

N/F Not fully implemented

**Table 3-1. Deviations Status Column Description** 

Below table identifies the AUTOSAR requirements that are not fully implemented, implemented differently, or out of scope for the driver.

 Table 3-2. Driver Deviations Table

 Requirement
 Status
 Description

 WS\_Mcu\_000
 N/A
 The requirement is referring to a clock failure

| Requirement       | Status | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Notes |
|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| SWS_Mcu_000<br>53 | N/A    | The requirement is refering to a clock failure error that is detected via a clock monitoring unit (CMU) interrupt. Because of PR-MCAL-3324.mcu which states that DEM calls must not happen in interrupt context a new requirement was created CPR-MCAL-733.mcu (The MCU module shall provide a configurable user callback for the case when an error is detected via the error ISRs) to define a new type of error that can be called via a user configurable callback. For the clock failure case the error MCU_E_ISR_CLOCK_FAILURE was defined and if the error notification is configured by the application the CMU interrupt will report it. |       |
| SWS_Mcu_002<br>57 | N/A    | The requirement is refering to a clock failure error that is detected via a clock monitoring unit (CMU) interrupt. Because of PR-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |

Table continues on the next page...

User Manual, Rev. 1.0

**Table 3-2. Driver Deviations Table (continued)** 

| Requirement       | Status | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Notes |
|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                   |        | MCAL-3324.mcu which states that DEM calls must not happen in interrupt context a new requirement was created CPR-MCAL-733.mcu (The MCU module shall provide a configurable user callback for the case when an error is detected via the error ISRs) to define a new type of error that can be called via a user configurable callback. For the clock failure case the error MCU_E_ISR_CLOCK_FAILURE was defined and if the error notification is configured by the application the CMU interrupt will report it.                                                                                                                                  |       |
| SWS_Mcu_002<br>58 | N/A    | The requirement is refering to a clock failure error that is detected via a clock monitoring unit (CMU) interrupt. Because of PR-MCAL-3324.mcu which states that DEM calls must not happen in interrupt context a new requirement was created CPR-MCAL-733.mcu (The MCU module shall provide a configurable user callback for the case when an error is detected via the error ISRs) to define a new type of error that can be called via a user configurable callback. For the clock failure case the error MCU_E_ISR_CLOCK_FAILURE was defined and if the error notification is configured by the application the CMU interrupt will report it. |       |

## 3.5 Driver Limitation

## 3.5.1

None

## 3.6 Driver usage and configuration tips

#### 3.6.1

For reconfiguring the PLLs using Mcu\_InitClock and Mcu\_DistributePllClock the peripherals that are clocked using the PLL that needs to be reconfigured should be turned OFF using Mcu\_SetMode to transition in a mode where that peripheral is OFF.

For bypassing the configuration of a clock source, the system clock or of auxiliary clocks during Mcu\_InitClock the check box "[source] under MCU control" should be unchecked. This will generate smaller configurations that will be updated faster and more efficiently.

For using STANDBY mode configuration on Calypso 3M, please pay attention to errata ERR009139 (SRAM contents are not guaranteed in STANDBY Modes).

To enable SRAM retention in STANDBY do the step following (step1 and step2 were supported by MCU driver):

Step 1: Enable GPR\_SLEEP\_BIT prior to STANDBY entry (no SRAM access is permitted after this write)

Step 2: Perform the mode change to enter into STANBDY Mode

Step 3: On wakeup from STANDBY, clear the GPR\_SLEEP\_BIT before any access is made to the SRAM

Step 3 must be done in the startup code of the application and bits 25, 30, 31 must be configured in the register GPR\_SLEEP (This register defines the sleep status of SRAM memory blocks) at the address 0xFFF94014

Example of code that will clear the bits is:  $(*(volatile\ uint32*)0xFFF94014UL)$  &=  $\sim(0x00000043UL)$ 

#### 3.7 Runtime Errors

The driver generates the following errors at runtime.

Table 3-3. Default Errors (reported by DET)

| Function      | Error Code        | Condition triggering the error |
|---------------|-------------------|--------------------------------|
| Mcu_Init      | MCU_E_INIT_FAILED | Invalid configuration pointer  |
| Mcu_InitClock | MCU_E_PARAM_CLOCK | Invalid input parameter        |
| Mcu_SetMode   | MCU_E_PARAM_MODE  | Invalid input parameter        |

Table continues on the next page...

39

Table 3-3. Default Errors (reported by DET) (continued)

| Function                                              | Error Code                       | Condition triggering the error                          |
|-------------------------------------------------------|----------------------------------|---------------------------------------------------------|
| Mcu_InitRamSection                                    | MCU_E_PARAM_RAMSECTION           | Invalid input parameter or invalid memory configuration |
| Mcu_DistributePllClock                                | MCU_E_PLL_NOT_LOCKED             | One of the used PLL's failed to achieve lock            |
| All functions, except Mcu_Init and Mcu_GetVersionInfo | MCU_E_UNINIT                     | The driver is in an uninitialized state                 |
| Mcu_GetMidrStructure                                  | MCU_E_PARAM_POINTER              | Invalid input parameter                                 |
| Mcu_GetVersionInfo                                    | MCU_E_PARAM_POINTER              | Invalid input parameter                                 |
| Mcu_Init                                              | MCU_E_ALLREADY_INITIALIZED       | The driver is already initialized                       |
| Mcu_DisableCmu                                        | MCU_E_CMU_INDEX_OUT_OF_R<br>ANGE | Invalid input parameter                                 |

**Table 3-4. Production Errors (reported by DEM)** 

| Function             | Error Code           | Condition triggering the error           |
|----------------------|----------------------|------------------------------------------|
| Mcu_GetResetReason   | Mcu_E_TimeoutFailure | Reset flags could not be cleared.        |
| Mcu_GetResetRawValue | Mcu_E_TimeoutFailure | Reset flags could not be cleared.        |
| Mcu_SetMode          | Mcu_E_TimeoutFailure | The MC_ME or LPU mode transition failed. |
| Mcu_Init             | Mcu_E_TimeoutFailure | The MC_ME mode transition failed.        |
| Mcu_InitClock        | Mcu_E_TimeoutFailure | The MC_ME mode transition failed.        |

## 3.8 Software specification

The following sections contains driver software specifications.

### 3.8.1 Define Reference

Constants supported by the driver are as per AUTOSAR MCU Driver software specification Version 4.2 Rev0002 .

### 3.8.1.1 Define MCU\_INSTANCE\_ID

 Table 3-5.
 Define MCU\_INSTANCE\_ID Description

| Name        | MCU_INSTANCE_ID |
|-------------|-----------------|
| Initializer | (uint8)0x0U     |

#### 3.8.1.2 Define MCU MODULE ID

#### Table 3-6. Define MCU\_MODULE\_ID Description

| Name        | MCU_MODULE_ID |
|-------------|---------------|
| Initializer | 101           |

### 3.8.1.3 Define MCU\_INIT\_ID

Service Ids for MCU APIs.

Table 3-7. Define MCU\_INIT\_ID Description

| Name        | MCU_INIT_ID  |
|-------------|--------------|
| Initializer | (uint8)0x00U |

### 3.8.1.4 Define MCU\_INITRAMSECTION\_ID

Service Ids for MCU APIs.

Table 3-8. Define MCU\_INITRAMSECTION\_ID Description

| Name        | MCU_INITRAMSECTION_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x01U          |

## 3.8.1.5 Define MCU\_INITCLOCK\_ID

Service Ids for MCU APIs.

Table 3-9. Define MCU\_INITCLOCK\_ID Description

| Name        | MCU_INITCLOCK_ID |
|-------------|------------------|
| Initializer | (uint8)0x02U     |

### 3.8.1.6 Define MCU DISTRIBUTEPLLCLOCK ID

Service Ids for MCU APIs.

# Table 3-10. Define MCU\_DISTRIBUTEPLLCLOCK\_ID Description

| Name        | MCU_DISTRIBUTEPLLCLOCK_ID |
|-------------|---------------------------|
| Initializer | (uint8)0x03U              |

## 3.8.1.7 Define MCU\_GETPLLSTATUS\_ID

Service Ids for MCU APIs.

Table 3-11. Define MCU\_GETPLLSTATUS\_ID Description

| Name        | MCU_GETPLLSTATUS_ID |
|-------------|---------------------|
| Initializer | (uint8)0x04U        |

#### 3.8.1.8 Define MCU\_GETRESETREASON\_ID

Service Ids for MCU APIs.

## Table 3-12. Define MCU\_GETRESETREASON\_ID Description

| Name        | MCU_GETRESETREASON_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x05U          |

## 3.8.1.9 Define MCU\_GETRESETRAWVALUE\_ID

Service Ids for MCU APIs.

# Table 3-13. Define MCU\_GETRESETRAWVALUE\_ID Description

| Name        | MCU_GETRESETRAWVALUE_ID |
|-------------|-------------------------|
| Initializer | (uint8)0x06U            |

### 3.8.1.10 Define MCU\_PERFORMRESET\_ID

Service Ids for MCU APIs.

User Manual, Rev. 1.0

# Table 3-14. Define MCU\_PERFORMRESET\_ID Description

| Name        | MCU_PERFORMRESET_ID |
|-------------|---------------------|
| Initializer | (uint8)0x07U        |

## 3.8.1.11 Define MCU\_SETMODE\_ID

Service Ids for MCU APIs.

#### Table 3-15. Define MCU\_SETMODE\_ID Description

| Name        | MCU_SETMODE_ID |
|-------------|----------------|
| Initializer | (uint8)0x08U   |

#### 3.8.1.12 Define MCU\_GETVERSIONINFO\_ID

Service Ids for MCU APIs.

Table 3-16. Define MCU\_GETVERSIONINFO\_ID Description

| Name        | MCU_GETVERSIONINFO_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x09U          |

### 3.8.1.13 Define MCU\_GETRAMSTATE\_ID

Service Ids for MCU APIs.

#### Table 3-17. Define MCU\_GETRAMSTATE\_ID Description

| Name        | MCU_GETRAMSTATE_ID |
|-------------|--------------------|
| Initializer | (uint8)0x0AU       |

## 3.8.1.14 Define MCU\_GETPOWERDOMAIN\_ID

Service Ids for MCU APIs.

#### Table 3-18. Define MCU\_GETPOWERDOMAIN\_ID Description

| Name        | MCU_GETPOWERDOMAIN_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x0BU          |

### 3.8.1.15 Define MCU\_GETPERIPHERALSTATE\_ID

Service Ids for MCU APIs.

Table 3-19. Define MCU\_GETPERIPHERALSTATE\_ID Description

| Name        | MCU_GETPERIPHERALSTATE_ID |
|-------------|---------------------------|
| Initializer | (uint8)0x0CU              |

### 3.8.1.16 Define MCU\_GETSYSTEMSTATE\_ID

Service Ids for MCU APIs.

Table 3-20. Define MCU\_GETSYSTEMSTATE\_ID Description

| Name        | MCU_GETSYSTEMSTATE_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x0DU          |

### 3.8.1.17 Define MCU\_GETPOWERMODESTATE\_ID

Service Ids for MCU APIs.

#### Table 3-21. Define MCU\_GETPOWERMODESTATE\_ID Description

| Name        | MCU_GETPOWERMODESTATE_ID |
|-------------|--------------------------|
| Initializer | (uint8)0x0EU             |

### 3.8.1.18 Define MCU\_GETMEMCONFIG\_ID

Service Ids for MCU APIs.

User Manual, Rev. 1.0

#### Table 3-22. Define MCU\_GETMEMCONFIG\_ID Description

| Name        | MCU_GETMEMCONFIG_ID |
|-------------|---------------------|
| Initializer | (uint8)0x13U        |

#### 3.8.1.19 Define MCU SSCMGETSTATUS ID

# Table 3-23. Define MCU\_SSCMGETSTATUS\_ID Description

| Name        | MCU_SSCMGETSTATUS_ID |
|-------------|----------------------|
| Initializer | ((uint8)0x15U)       |

#### 3.8.1.20 Define MCU\_SSCMGETUOPS\_ID

Service Ids for MCU APIs.

# Table 3-24. Define MCU\_SSCMGETUOPS\_ID Description

| Name        | MCU_SSCMGETUOPS_ID |
|-------------|--------------------|
| Initializer | ((uint8)0x16U)     |

### 3.8.1.21 Define MCU DISABLECMU ID

Service Ids for MCU APIs.

#### Table 3-25. Define MCU\_DISABLECMU\_ID Description

| Name        | MCU_DISABLECMU_ID |
|-------------|-------------------|
| Initializer | ((uint8)0x17U)    |

### 3.8.1.22 Define MCU\_GETMIDRSTRUCTURE\_ID

Service Ids for MCU APIs.

#### Table 3-26. Define MCU\_GETMIDRSTRUCTURE\_ID Description

| Name | MCU_GETMIDRSTRUCTURE_ID |
|------|-------------------------|
|------|-------------------------|

Table continues on the next page...

#### User Manual, Rev. 1.0

# Table 3-26. Define MCU\_GETMIDRSTRUCTURE\_ID Description (continued)

| Initializer (uint8)0x14U | (uint8)0x14U |
|--------------------------|--------------|
|--------------------------|--------------|

#### 3.8.1.23 Define MCU\_EMIOSCONFIGUREGPREN\_ID

The function Mcu\_EmiosConfigureGpren is only available if the runtime parameter McuEmiosConfigureGprenApi is set to TRUE.

Satisfied Requirements: PR-MCAL-3298.mcu

Table 3-27. Define MCU\_EMIOSCONFIGUREGPREN\_ID Description

| Name        | MCU_EMIOSCONFIGUREGPREN_ID |
|-------------|----------------------------|
| Initializer | (0x16U)                    |

#### 3.8.1.24 Define MCU\_E\_PARAM\_CONFIG

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

If development error detection is enabled, the parameter ConfigPtr shall be checked for being NULL. If the parameter is NULL, the error code MCU\_E\_PARAM\_CONFIG shall be reported to the DET.

Table 3-28. Define MCU\_E\_PARAM\_CONFIG Description

| Name        | MCU_E_PARAM_CONFIG |
|-------------|--------------------|
| Initializer | ((uint8)0x0AU)     |

#### 3.8.1.25 Define MCU\_E\_PARAM\_CLOCK

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

The ClockSetting shall be within the settings defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_CLOCK shall be reported to the DET.

Table 3-29. Define MCU\_E\_PARAM\_CLOCK Description

| Name        | MCU_E_PARAM_CLOCK |
|-------------|-------------------|
| Initializer | ((uint8)0x0BU)    |

#### 3.8.1.26 Define MCU E PARAM MODE

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

McuMode shall be within the modes defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_MODE shall be reported to the DET.

Table 3-30. Define MCU\_E\_PARAM\_MODE Description

| Name        | MCU_E_PARAM_MODE |
|-------------|------------------|
| Initializer | ((uint8)0x0CU)   |

#### 3.8.1.27 Define MCU\_E\_PARAM\_RAMSECTION

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

RamSection shall be within the sections defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_RAMSECTION shall be reported to the DET.

Table 3-31. Define MCU\_E\_PARAM\_RAMSECTION Description

| Name        | MCU_E_PARAM_RAMSECTION |
|-------------|------------------------|
| Initializer | ((uint8)0x0DU)         |

#### 3.8.1.28 Define MCU\_E\_PLL\_NOT\_LOCKED

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

The error shall be reported if the status of the PLL is detected as not locked with the function Mcu\_DistributePllClock().

Table 3-32. Define MCU\_E\_PLL\_NOT\_LOCKED Description

| Name        | MCU_E_PLL_NOT_LOCKED |
|-------------|----------------------|
| Initializer | ((uint8)0x0EU)       |

#### 3.8.1.29 Define MCU E UNINIT

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

If development error detection is enabled and if any other function (except Mcu\_GetVersionInfo) of the MCU module is called before Mcu\_Init function, the error code MCU\_E\_UNINIT shall be reported to the DET.

Table 3-33. Define MCU\_E\_UNINIT Description

| Name        | MCU_E_UNINIT   |
|-------------|----------------|
| Initializer | ((uint8)0x0FU) |

#### 3.8.1.30 Define MCU E PARAM POINTER

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

if development error detection is enabled, the parameter versioninfo shall be checked for being NULL. The error MCU\_E\_PARAM\_POINTER shall be reported in case the value is a NULL pointer.

#### Table 3-34. Define MCU\_E\_PARAM\_POINTER Description

| Name        | MCU_E_PARAM_POINTER |
|-------------|---------------------|
| Initializer | ((uint8)0x10U)      |

#### 3.8.1.31 Define MCU\_E\_CLOCK\_UNINIT

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-35. Define MCU\_E\_CLOCK\_UNINIT Description

| Name        | MCU_E_CLOCK_UNINIT |
|-------------|--------------------|
| Initializer | (uint8)0x11U       |

### 3.8.1.32 Define MCU\_E\_SWITCH\_MODE\_INVALID

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-36. Define MCU\_E\_SWITCH\_MODE\_INVALID Description

| Name        | MCU_E_SWITCH_MODE_INVALID |
|-------------|---------------------------|
| Initializer | ((uint8)0x12U)            |

### 3.8.1.33 Define MCU\_E\_ALLREADY\_INITIALIZED

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-37. Define MCU\_E\_ALLREADY\_INITIALIZED Description

| Name        | MCU_E_ALLREADY_INITIALIZED |
|-------------|----------------------------|
| Initializer | (uint8)0x13U               |

User Manual, Rev. 1.0

#### 3.8.1.34 Define MCU E TRANSITION

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-38. Define MCU\_E\_TRANSITION Description

| Name        | MCU_E_TRANSITION |
|-------------|------------------|
| Initializer | ((uint8)0x20U)   |

#### **Define MCU E EMIOS DEACTIVATED** 3.8.1.35

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-39. Define MCU E EMIOS DEACTIVATED Description

| Name        | MCU_E_EMIOS_DEACTIVATED |
|-------------|-------------------------|
| Initializer | (uint8)0x21U            |

#### Define MCU E CMU INDEX OUT OF RANGE 3.8.1.36

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-40. Define MCU\_E\_CMU\_INDEX\_OUT\_OF\_RANGE **Description** 

| Name        | MCU_E_CMU_INDEX_OUT_OF_RANGE |
|-------------|------------------------------|
| Initializer | ((uint8)0x22U)               |

#### Define MCU E ISR CLOCK FAILURE 3.8.1.37

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

User Manual, Rev. 1.0 **NXP Semiconductors** 49

# Table 3-41. Define MCU\_E\_ISR\_CLOCK\_FAILURE Description

| Name        | MCU_E_ISR_CLOCK_FAILURE |
|-------------|-------------------------|
| Initializer | (uint8)0x01U            |

#### 3.8.1.38 Define MCU\_E\_ISR\_PLL\_LOCK\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

# Table 3-42. Define MCU\_E\_ISR\_PLL\_LOCK\_FAILURE Description

| Name        | MCU_E_ISR_PLL_LOCK_FAILURE |
|-------------|----------------------------|
| Initializer | ((uint8)0x02U)             |

### 3.8.1.39 Define MCU\_E\_ISR\_SAFE\_MODE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

# Table 3-43. Define MCU\_E\_ISR\_SAFE\_MODE Description

| Name        | MCU_E_ISR_SAFE_MODE |
|-------------|---------------------|
| Initializer | ((uint8)0x03U)      |

### 3.8.1.40 Define MCU\_E\_ISR\_INVALID\_MODE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

#### Table 3-44. Define MCU\_E\_ISR\_INVALID\_MODE Description

| Name        | MCU_E_ISR_INVALID_MODE |
|-------------|------------------------|
| Initializer | ((uint8)0x04U)         |

User Manual, Rev. 1.0

51

### 3.8.1.41 Define MCU\_E\_ISR\_INVALID\_MODE\_CONFIG

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-45. Define MCU\_E\_ISR\_INVALID\_MODE\_CONFIG Description

| Name        | MCU_E_ISR_INVALID_MODE_CONFIG |
|-------------|-------------------------------|
| Initializer | ((uint8)0x05U)                |

### 3.8.1.42 Define MCU\_E\_ISR\_VOLTAGE\_ERROR

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-46. Define MCU\_E\_ISR\_VOLTAGE\_ERROR Description

| Name        | MCU_E_ISR_VOLTAGE_ERROR |
|-------------|-------------------------|
| Initializer | ((uint8)0x06U)          |

### 3.8.1.43 Define MCU E ISR TEMPERATURE MONITOR ERROR

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-47. Define MCU\_E\_ISR\_TEMPERATURE\_MONITOR\_ERROR Description

| Name        | MCU_E_ISR_TEMPERATURE_MONITOR_ERROR |
|-------------|-------------------------------------|
| Initializer | ((uint8)0x07U)                      |

#### 3.8.1.44 Define MCU\_E\_ISR\_FUNC\_RESET\_ALT\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

# Table 3-48. Define MCU\_E\_ISR\_FUNC\_RESET\_ALT\_FAILURE Description

| Name        | MCU_E_ISR_FUNC_RESET_ALT_FAILURE |
|-------------|----------------------------------|
| Initializer | ((uint8)0x08U)                   |

#### 3.8.1.45 Define MCU\_E\_ISR\_DEST\_RESET\_ALT\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-49. Define MCU\_E\_ISR\_DEST\_RESET\_ALT\_FAILURE Description

| Name        | MCU_E_ISR_DEST_RESET_ALT_FAILURE |
|-------------|----------------------------------|
| Initializer | ((uint8)0x09U)                   |

# 3.8.1.46 Define MCU\_CMU\_CLEAR\_CLOCK\_IRQ\_FLAG Table 3-50. Define MCU CMU CLEAR CLOCK IRQ FLAG

## Table 3-50. Define MCU\_CMU\_CLEAR\_CLOCK\_IRQ\_FLAG Description

| Name        | MCU_CMU_CLEAR_CLOCK_IRQ_FLAG |
|-------------|------------------------------|
| Initializer | (STD_OFF)                    |

#### 3.8.1.47 Define MCU DEV ERROR DETECT

(MCU166)Pre-processor switch for enabling the development error detection and reporting to the DET. (MCU100) The detection of development errors is configurable (ON / OFF) at pre-compile time.

#### **Satisfied Requirements:** MCU166, MCU100

Table 3-51. Define MCU\_DEV\_ERROR\_DETECT Description

| Name        | MCU_DEV_ERROR_DETECT |
|-------------|----------------------|
| Initializer | (STD_ON)             |

#### 3.8.1.48 Define MCU\_VERSION\_INFO\_API

(MCU168)Pre-processor switch to enable/disable the API to read out the modules version information.

#### **Satisfied Requirements: MCU168**

Table 3-52. Define MCU\_VERSION\_INFO\_API Description

| Name        | MCU_VERSION_INFO_API |
|-------------|----------------------|
| Initializer | (STD_ON)             |

### 3.8.1.49 Define MCU\_GET\_RAM\_STATE\_API

(MCU181)Pre-processor switch to enable/disable the API Mcu\_GetRamState.

#### **Satisfied Requirements: MCU181**

Table 3-53. Define MCU\_GET\_RAM\_STATE\_API Description

| Name        | MCU_GET_RAM_STATE_API |
|-------------|-----------------------|
| Initializer | (STD_ON)              |

#### 3.8.1.50 Define MCU INIT CLOCK

(MCU182)If this parameter is set to FALSE, the clock initialization has to be disabled from the MCU driver.

#### **Satisfied Requirements:** MCU182

 Table 3-54.
 Define MCU\_INIT\_CLOCK Description

| Name        | MCU_INIT_CLOCK |
|-------------|----------------|
| Initializer | (STD_ON)       |

#### 3.8.1.51 Define MCU\_NO\_PLL

(MCU180)This parameter shall be set True, if the H/W does not have a PLL or the PLL circuitry is enabled after the power on without S/W intervention.

#### **Satisfied Requirements: MCU180**

Table 3-55. Define MCU\_NO\_PLL Description

| Name        | MCU_NO_PLL |
|-------------|------------|
| Initializer | (STD_OFF)  |

### 3.8.1.52 Define MCU\_ENTER\_LOW\_POWER\_MODE

Support for Low Power mode. If this parameter has been configured to 'TRUE', the function 'Mcu\_SetMode()' shall not be impacted and behave as specified.

#### **Satisfied Requirements:** PR-MCAL-3184

Table 3-56. Define MCU\_ENTER\_LOW\_POWER\_MODE Description

| Name        | MCU_ENTER_LOW_POWER_MODE |
|-------------|--------------------------|
| Initializer | (STD_ON)                 |

#### 3.8.1.53 Define MCU\_PERFORM\_RESET\_API

(MCU146)The function Mcu\_PerformReset is only available if the runtime parameter McuPerformResetApi is set to TRUE.

#### **Satisfied Requirements:** MCU146

Table 3-57. Define MCU\_PERFORM\_RESET\_API Description

| Name        | MCU_PERFORM_RESET_API |
|-------------|-----------------------|
| Initializer | (STD_ON)              |

#### 3.8.1.54 Define MCU\_TIMEOUT\_LOOPS

Timeout representing the number of loops for preventing to lock inside am infinite while/ for.

Table 3-58. Define MCU\_TIMEOUT\_LOOPS Description

| Name        | MCU_TIMEOUT_LOOPS |
|-------------|-------------------|
| Initializer | (uint32)10000U    |

#### 3.8.1.55 Define MCU\_RESET\_CALLOUT

The callout reset procedure configured by the user.

Table 3-59. Define MCU\_RESET\_CALLOUT Description

| Name        | MCU_RESET_CALLOUT                                            |
|-------------|--------------------------------------------------------------|
| Initializer | The name of the function as defined in the Mcu configuration |

#### 3.8.1.56 Define MCU\_RESET\_CALLOUT\_USED

The user callout reset is/isn't available (STD\_ON/STD\_OFF) - called by MCU right beforemcu PerformReset().

Table 3-60. Define MCU\_RESET\_CALLOUT\_USED Description

| Name        | MCU_RESET_CALLOUT_USED |
|-------------|------------------------|
| Initializer | (STD_OFF)              |

### 3.8.1.57 Define MCU\_CMU\_FCCU\_NOTIFICATION

The callout configured by the user for CMU notifications.

Table 3-61. Define MCU\_CMU\_FCCU\_NOTIFICATION Description

| Name | MCU_CMU_FCCU_NOTIFICATION                                                         |
|------|-----------------------------------------------------------------------------------|
|      | FUNC(void, MCU_CODE) MCU_CMU_FCCU_NOTIFICATION(VAR (uint8, AUTOMATIC) u8IndexCmu) |

User Manual, Rev. 1.0

#### 3.8.1.58 Define MCU\_ERROR\_ISR\_NOTIFICATION

The callout configured by the user for CMU notifications.

Table 3-62. Define MCU\_ERROR\_ISR\_NOTIFICATION Description

| Name        | MCU_ERROR_ISR_NOTIFICATION                                                          |
|-------------|-------------------------------------------------------------------------------------|
| Initializer | FUNC(void, MCU_CODE) MCU_ERROR_ISR_NOTIFICATION(VAR (uint8, AUTOMATIC) u8ErrorCode) |

#### 3.8.1.59 Define MCU TRANSITION COMPLETE ISR USED

ISR Mcu\_ModeTransitionComplete\_ISR complete is/isn't available (STD\_ON/STD\_OFF). If at least one McuModuleConfiguration has the McuTransitionComplete parameter set true, then this precompile define is set to STD\_ON.

Table 3-63. Define MCU\_TRANSITION\_COMPLETE\_ISR\_USED Description

| Name        | MCU_TRANSITION_COMPLETE_ISR_USED |
|-------------|----------------------------------|
| Initializer | (STD_ON)                         |

### 3.8.1.60 Define MCU\_SAFE\_MODE\_ISR\_USED

ISR Mcu\_ModeEnterSafe\_ISR is/isn't available (STD\_ON/STD\_OFF).

Table 3-64. Define MCU\_SAFE\_MODE\_ISR\_USED Description

| Name        | MCU_SAFE_MODE_ISR_USED |
|-------------|------------------------|
| Initializer | (STD_ON)               |

#### 3.8.1.61 Define MCU\_RGM\_CLEAR\_CLOCK\_IRQ\_FLAG

# Table 3-65. Define MCU\_RGM\_CLEAR\_CLOCK\_IRQ\_FLAG Description

| Name        | MCU_RGM_CLEAR_CLOCK_IRQ_FLAG |
|-------------|------------------------------|
| Initializer | (STD_OFF)                    |

#### 3.8.1.62 Define MCU\_INVALID\_MODE\_ISR\_USED

ISR Mcu\_ModeInvalid\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-66. Define MCU\_INVALID\_MODE\_ISR\_USED Description

| Name        | MCU_INVALID_MODE_ISR_USED |
|-------------|---------------------------|
| Initializer | (STD_ON)                  |

#### 3.8.1.63 Define MCU INVALID CONFIGURATION ISR USED

ISR Mcu\_ModeInvalidConfig\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-67. Define MCU\_INVALID\_CONFIGURATION\_ISR\_USED Description

| Name        | MCU_INVALID_CONFIGURATION_ISR_USED |
|-------------|------------------------------------|
| Initializer | (STD_ON)                           |

#### 3.8.1.64 Define MCU\_INVALID\_CLK\_CONFIGURATION\_ISR\_USED

ISR Mcu\_ModeInvalidConfig\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-68. Define MCU\_INVALID\_CLK\_CONFIGURATION\_ISR\_USED Description

| Name        | MCU_INVALID_CLK_CONFIGURATION_ISR_USED |
|-------------|----------------------------------------|
| Initializer | (STD_OFF)                              |

#### 3.8.1.65 Define MCU\_INVALID\_CORE\_CONFIGURATION\_ISR\_USED

ISR MCU\_INVALID\_CORE\_CONFIGURATION\_ISR\_USED is/isn't available (STD\_ON/STD\_OFF).

Table 3-69. Define MCU\_INVALID\_CORE\_CONFIGURATION\_ISR\_USED Description

| Name        | MCU_INVALID_CORE_CONFIGURATION_ISR_USED |
|-------------|-----------------------------------------|
| Initializer | (STD_OFF)                               |

### 3.8.1.66 Define MCU\_RESET\_ALTERNATE\_ISR\_USED

ISR Mcu\_ResetAlternate\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-70. Define MCU\_RESET\_ALTERNATE\_ISR\_USED Description

| Name        | MCU_RESET_ALTERNATE_ISR_USED |
|-------------|------------------------------|
| Initializer | (STD_OFF)                    |

#### 3.8.1.67 Define MCU\_VOLTAGE\_ERROR\_ISR\_USED

ISR Mcu\_VoltageError\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-71. Define MCU\_VOLTAGE\_ERROR\_ISR\_USED Description

| Name        | MCU_VOLTAGE_ERROR_ISR_USED |
|-------------|----------------------------|
| Initializer | (STD_OFF)                  |

### 3.8.1.68 Define MCU\_TEMPERATURE\_ERROR\_ISR\_USED

ISR Mcu\_VoltageError\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-72. Define MCU\_TEMPERATURE\_ERROR\_ISR\_USED Description

| Name        | MCU_TEMPERATURE_ERROR_ISR_USED |
|-------------|--------------------------------|
| Initializer | (STD_OFF)                      |

User Manual, Rev. 1.0

58

#### 3.8.1.69 Define MCU CMU ERROR ISR USED

ISR Mcu\_CmuClockFail\_ISR is always available.

# Table 3-73. Define MCU\_CMU\_ERROR\_ISR\_USED Description

| Name        | MCU_CMU_ERROR_ISR_USED |
|-------------|------------------------|
| Initializer | (STD_ON)               |

#### 3.8.1.70 Define MCU\_GET\_PERIPH\_STATE\_API

Enable the usage of Non-Autosar API Mcu\_GetPeripheral\_State() for getting infos about peripheral state from MC\_ME module.

Table 3-74. Define MCU\_GET\_PERIPH\_STATE\_API Description

| Name        | MCU_GET_PERIPH_STATE_API |
|-------------|--------------------------|
| Initializer | (STD_OFF)                |

#### 3.8.1.71 Define MCU GET SYSTEM STATE API

Enable the usage of Non-Autosar API Mcu\_GetSystem\_State() for getting infos system platform configuration.

Table 3-75. Define MCU\_GET\_SYSTEM\_STATE\_API Description

| Name        | MCU_GET_SYSTEM_STATE_API |
|-------------|--------------------------|
| Initializer | (STD_OFF)                |

#### 3.8.1.72 Define MCU\_POWERMODE\_STATE\_API

Enable the usage of Non-Autosar API Mcu\_GetPowerMode\_State() for getting infos system platform configuration.

User Manual, Rev. 1.0

# Table 3-76. Define MCU\_POWERMODE\_STATE\_API Description

| Name        | MCU_POWERMODE_STATE_API |
|-------------|-------------------------|
| Initializer | (STD_OFF)               |

#### 3.8.1.73 Define MCU\_GET\_POWER\_DOMAIN\_API

Enable the usage of Non-Autosar API Mcu\_GetPowerDomain\_Status. Get PMU state: operable or not.

Table 3-77. Define MCU\_GET\_POWER\_DOMAIN\_API Description

| Name        | MCU_GET_POWER_DOMAIN_API |
|-------------|--------------------------|
| Initializer | (STD_ON)                 |

#### 3.8.1.74 Define MCU\_PLLDIG\_PLL0\_EXTPD\_ISR\_USED

ISR Mcu\_PllDigPll0\_PowerDownComplete\_ISR is/isn't available (STD\_ON/STD\_OFF)

# Table 3-78. Define MCU\_PLLDIG\_PLL0\_EXTPD\_ISR\_USED Description

| Name        | MCU_PLLDIG_PLL0_EXTPD_ISR_USED |
|-------------|--------------------------------|
| Initializer | (STD_OFF)                      |

### 3.8.1.75 Define MCU\_PLLDIG\_PLL0\_LOL\_ISR\_USED

ISR Mcu\_PllDigPll0\_LossOfLock\_ISR is/isn't available (STD\_ON/STD\_OFF).

# Table 3-79. Define MCU\_PLLDIG\_PLL0\_LOL\_ISR\_USED Description

| Name        | MCU_PLLDIG_PLL0_LOL_ISR_USED |
|-------------|------------------------------|
| Initializer | (STD_OFF)                    |

### 3.8.1.76 Define MCU\_SXOSC\_INT\_USED

ISR Mcu\_AfeSDPllLock\_ISR is/isn't available (STD\_ON/STD\_OFF).

#### Table 3-80. Define MCU\_SXOSC\_INT\_USED Description

| Name        | MCU_SXOSC_INT_USED |
|-------------|--------------------|
| Initializer | (STD_OFF)          |

### 3.8.1.77 Define MCU\_FXOSC\_INT\_USED

ISR Mcu\_AfeSDPllLock\_ISR is/isn't available (STD\_ON/STD\_OFF).

#### Table 3-81. Define MCU\_FXOSC\_INT\_USED Description

| Name        | MCU_FXOSC_INT_USED |
|-------------|--------------------|
| Initializer | (STD_OFF)          |

#### 3.8.1.78 Define MCU GET MEM CONFIG API

Enable the usage of Non-Autosar APIMcu\_sscmGetMemConfig(). Get SSCM\_MEMCONFIG.

#### Table 3-82. Define MCU\_GET\_MEM\_CONFIG\_API Description

| Name        | MCU_GET_MEM_CONFIG_API |
|-------------|------------------------|
| Initializer | (STD_ON)               |

#### 3.8.1.79 Define MCU SSCM GET STATUS API

Enable the usage of Non-Autosar API Mcu\_SscmGetStatus(). Get SSCM\_STATUS.

# Table 3-83. Define MCU\_SSCM\_GET\_STATUS\_API Description

| Name        | MCU_SSCM_GET_STATUS_API |
|-------------|-------------------------|
| Initializer | (STD_OFF)               |

## 3.8.1.80 Define MCU\_SSCM\_GET\_UOPS\_API

Enable the usage of Non-Autosar API Mcu\_SscmGetUops(). Get SSCM\_UOPS.

# Table 3-84. Define MCU\_SSCM\_GET\_UOPS\_API Description

| Name        | MCU_SSCM_GET_UOPS_API |
|-------------|-----------------------|
| Initializer | (STD_OFF)             |

#### 3.8.1.81 Define MCU\_GET\_MIDR\_API

Enable the usage of Non-Autosar APImcu GetMidrStructure(). Returns.

#### Table 3-85. Define MCU\_GET\_MIDR\_API Description

| Name        | MCU_GET_MIDR_API |
|-------------|------------------|
| Initializer | (STD_ON)         |

### 3.8.1.82 Define MCU\_EMIOS\_CONFIGURE\_GPREN\_API

Enable the usage of Non-Autosar API Mcu\_EmiosConfigureGpren().

# Table 3-86. Define MCU\_EMIOS\_CONFIGURE\_GPREN\_API Description

| Name        | MCU_EMIOS_CONFIGURE_GPREN_API |
|-------------|-------------------------------|
| Initializer | (STD_OFF)                     |

### 3.8.1.83 Define MCU\_DISABLE\_CMU\_API

Enable the usage of Non-Autosar API Mcu\_Disable\_CMU().

# Table 3-87. Define MCU\_DISABLE\_CMU\_API Description

| Name        | MCU_DISABLE_CMU_API |
|-------------|---------------------|
| Initializer | (STD_OFF)           |

User Manual, Rev. 1.0

### 3.8.1.84 Define MCU\_DISABLE\_DEM\_REPORT\_ERROR\_STATUS

Enable/Disable the API for reporting the Dem Error.

Table 3-88. Define MCU\_DISABLE\_DEM\_REPORT\_ERROR\_STATUS Description

| Name        | MCU_DISABLE_DEM_REPORT_ERROR_STATUS |
|-------------|-------------------------------------|
| Initializer | (STD_OFF)                           |

#### 3.8.1.85 Define MCU\_CONFIGURE\_CADDRN

Enable writing the MCU\_MC\_ME\_CADDRn registers.

#### Table 3-89. Define MCU\_CONFIGURE\_CADDRN Description

| Name        | MCU_CONFIGURE_CADDRN |
|-------------|----------------------|
| Initializer | (STD_ON)             |

### 3.8.1.86 Define MCU\_FAST\_MODE\_CONFIG

This define controls the availability of the Mcu\_MC\_ME\_FastModeConfig function.

#### Table 3-90. Define MCU\_FAST\_MODE\_CONFIG Description

| Name        | MCU_FAST_MODE_CONFIG |
|-------------|----------------------|
| Initializer | (STD_OFF)            |

#### 3.8.1.87 Define MCU\_LPU\_SUPPORT

This define controls the availability of the Low Power Subsystem.

Table 3-91. Define MCU\_LPU\_SUPPORT Description

| Name        | MCU_LPU_SUPPORT |
|-------------|-----------------|
| Initializer | (STD_OFF)       |

#### 3.8.1.88 Define MCU MAX CLKCONFIGS

#### Table 3-92. Define MCU\_MAX\_CLKCONFIGS Description

| Name        | MCU_MAX_CLKCONFIGS                       |
|-------------|------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfClkCfgs)"!]U) |

### 3.8.1.89 Define MCU\_MAX\_MODECONFIGS

#### Table 3-93. Define MCU\_MAX\_MODECONFIGS Description

| Name        | MCU_MAX_MODECONFIGS                       |
|-------------|-------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfModeCfgs)"!]U) |

### 3.8.1.90 Define MCU\_MAX\_RAMCONFIGS

Maximum number of MCU Clock configurations.

#### Table 3-94. Define MCU\_MAX\_RAMCONFIGS Description

| Name        | MCU_MAX_RAMCONFIGS                       |
|-------------|------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfRamCfgs)"!]U) |

### 3.8.1.91 Define MCU\_PRECOMPILE\_SUPPORT

Pre-compile Support.

# Table 3-95. Define MCU\_PRECOMPILE\_SUPPORT Description

| Name        | MCU_PRECOMPILE_SUPPORT                                                                                                     |
|-------------|----------------------------------------------------------------------------------------------------------------------------|
| Initializer | [!IF "(IMPLEMENTATION_CONFIG_VARIANT = 'VariantPreCompile') and (variant:size() <= 1)"!](STD_ON)[!ELSE!](STD_OFF)[!ENDIF!] |

#### 3.8.1.92 Define MCU CMU UNITS

Number of available CMU units.

#### Table 3-96. Define MCU\_CMU\_UNITS Description

| Name        | MCU_CMU_UNITS |
|-------------|---------------|
| Initializer | (uint8)13U    |

#### 3.8.1.93 Define MCU CGM NUMBER OF SYSTEM CLOCK REGS

max number of system clock regs

Table 3-97. Define MCU\_CGM\_NUMBER\_OF\_SYSTEM\_CLOCK\_REGS Description

| Name        | MCU_CGM_NUMBER_OF_SYSTEM_CLOCK_REGS |
|-------------|-------------------------------------|
| Initializer | ((uint8)6U)                         |

#### 3.8.1.94 Define MCU MC ME NUMBER OF PCTL REGS

number of PLL regs used on the current platform

# Table 3-98. Define MCU\_MC\_ME\_NUMBER\_OF\_PCTL\_REGS Description

| Name        | MCU_MC_ME_NUMBER_OF_PCTL_REGS |
|-------------|-------------------------------|
| Initializer | ((uint8)67U)                  |

## 3.8.1.95 Define MCU\_CGM\_NUMBER\_OF\_PLL\_REGS

number of PLL regs used on the current platform

# Table 3-99. Define MCU\_CGM\_NUMBER\_OF\_PLL\_REGS Description

| Name        | MCU_CGM_NUMBER_OF_PLL_REGS |  |
|-------------|----------------------------|--|
| Initializer | ((uint8)6U)                |  |

### 3.8.1.96 Define MCU\_CGM\_NUMBER\_OF\_AUX\_CLK\_REGS

number of PLL regs used on the current platform

User Manual, Rev. 1.0

# Table 3-100. Define MCU\_CGM\_NUMBER\_OF\_AUX\_CLK\_REGS Description

| Name        | MCU_CGM_NUMBER_OF_AUX_CLK_REGS |  |
|-------------|--------------------------------|--|
| Initializer | ((uint8)10U)                   |  |

#### 3.8.1.97 Define MCU\_EMIOS\_SUPPORT

The eMIOS is configured or not.

Table 3-101. Define MCU\_EMIOS\_SUPPORT Description

| Name        | MCU_EMIOS_SUPPORT |
|-------------|-------------------|
| Initializer | (STD_OFF)         |

#### 3.8.1.98 Define MCU CHECK EMIOS STATUS

Disable the usage of API Mcu\_IPW\_CheckEmiosStatus() for checking the eMIOS module before accessing to it.

Table 3-102. Define MCU\_CHECK\_EMIOS\_STATUS Description

| Name        | MCU_CHECK_EMIOS_STATUS |  |
|-------------|------------------------|--|
| Initializer | (STD_OFF)              |  |

### 3.8.1.99 Define MCU\_EMIOS\_NB\_MODULES

Number of available eMIOS units.

# Table 3-103. Define MCU\_EMIOS\_NB\_MODULES Description

| Name        | MCU_EMIOS_NB_MODULES |
|-------------|----------------------|
| Initializer | ((uint8)(3U)         |

### 3.8.1.100 Define MCU\_PRAM\_MULTIPLE\_PRAM

Multiple PRAM is available or not.

# Table 3-104. Define MCU\_PRAM\_MULTIPLE\_PRAM Description

| Name        | MCU_PRAM_MULTIPLE_PRAM |  |
|-------------|------------------------|--|
| Initializer | (STD_OFF)              |  |

#### 3.8.2 Enum Reference

Enumeration of all constants supported by the driver are as per AUTOSAR MCU Driver software specification Version 4.2 Rev0002.

### 3.8.2.1 Enumeration Mcu\_StatusType

The MCU module's implementer shall avoid the integration of incompatible files.

#### **Details**:

This enumerated type contains the Mcu driver's possible states.

Table 3-105. Enumeration Mcu\_StatusType Values

| Name       | Initializer | Description                              |
|------------|-------------|------------------------------------------|
| MCU_UNINIT | 0x3U        | The Mcu driver is not uninitialized.     |
| MCU_IDLE   | 0xCU        | = 0xE1 The Mcu driver is currently idle. |
| MCU_BUSY   | 0xAU        | = 0xD2 The Mcu driver is currently busy. |

## 3.8.2.2 Enumeration Mcu\_MemoryConfigStageType

The stage of the flash and ram controllers configuration.

#### **Details**:

This is used to specify the entry and exit point of the flash and ram controllers configuration.

Table 3-106. Enumeration Mcu\_MemoryConfigStageType Values

| Name                          | Initializer | Description |
|-------------------------------|-------------|-------------|
| MCU_MEMORY_CONFIG_ENTRY_POINT | 0x55U       |             |
| MCU_MEMORY_CONFIG_EXIT_POINT  | 0xAAU       |             |

### 3.8.2.3 Enumeration Mcu\_PIIStatusType

Type of the return value of the function Mcu\_GetPllStatus.

#### **Details:**

The type of Mcu\_PllStatusType is an enumeration with the following values: MCU\_PLL\_LOCKED, MCU\_PLL\_UNLOCKED, MCU\_PLL\_STATUS\_UNDEFINED.

**Implements:** Mcu\_PllStatusType\_enumeration

Table 3-107. Enumeration Mcu\_PIIStatusType Values

| Name                     | Initializer | Description            |
|--------------------------|-------------|------------------------|
| MCU_PLL_LOCKED           | 0x33U       | PLL is locked.         |
| MCU_PLL_UNLOCKED         | 0xCCU       | PLL is unlocked.       |
| MCU_PLL_STATUS_UNDEFINED | 0x5AU       | PLL Status is unknown. |

## 3.8.2.4 Enumeration Mcu\_RamStateType

Ram State of the microcontroller.

#### **Details:**

This is the Ram State data type returned by the functionMcu\_GetRamState() of the Mcu module.

Table 3-108. Enumeration Mcu\_RamStateType Values

| Name                 | Initializer | Description                                    |
|----------------------|-------------|------------------------------------------------|
| MCU_RAMSTATE_INVALID | OU          | RAM content is not valid or unknown (default). |
| MCU_RAMSTATE_VALID   |             | RAM content is valid.                          |

### 3.8.2.5 Enumeration Mcu\_ResetType

The type Mcu\_ResetType, represents the different reset that a specified MCU can have.

#### **Details**:

The MCU module shall provide at least the values MCU\_POWER\_ON\_RESET and MCU\_RESET\_UNDEFINED for the enumeration Mcu\_ResetType.

**Implements:** Mcu\_ResetType\_enumeration

Table 3-109. Enumeration Mcu\_ResetType Values

| Name                | Initializer | Description                                                        |
|---------------------|-------------|--------------------------------------------------------------------|
| MCU_POWER_ON_RESET  | 0x00U       | Power on event. RGM_DES[F_POR].                                    |
| MCU_HSM_DEST_RESET  |             | HSM Destructive Reset RGM_DES[F_HSM_DEST].                         |
| MCU_SOFT_DEST_RESET |             | Software destructive reset. RGM_DES[F_SOFT_DESC].                  |
| MCU_SSCM_SEC_RESET  |             | SSCM Secure reset (SSSR) RGM_DES[F_SSCM_SEC].                      |
| MCU_FUNC_ESC_RESET  |             | Functional reset escalation. RGM_DES[F_FUNC_ESC].                  |
| MCU_SUF_RESET       |             | SUF (STCU unrecoverable fault). RGM_DES[F_SUF].                    |
| MCU_SWT0_RESET      |             | SWT0 (Flash Initialization Failure) Reset. RGM_DES[F_SWT0_RES].    |
| MCU_SWT1_RESET      |             | SWT1 (Flash Initialization Failure) Reset. RGM_DES[F_SWT1_RES].    |
| MCU_SWT2_RESET      |             | SWT2 (Flash Initialization Failure) Reset.<br>RGM_DES[F_SWT2_RES]. |
| MCU_EXR_RESET       |             | External reset event. RGM_FES[F_EXR].                              |
| MCU_HSM_FUNC_RESET  |             | HSM Generated Functional Reset. RGM_FES[F_HSM_FUNC].               |
| MCU_SOFT_FUNC_RESET |             | Software destrutive event. RGM_FES[F_SOFT_FUNC].                   |
| MCU_NMI_WKPU_RESET  |             | Non Maskable Interrupt from Wakeup Unit. RGM_FES[F_NMI_WKPU].      |

Table continues on the next page...

Table 3-109. Enumeration Mcu\_ResetType Values (continued)

| Name                      | Initializer | Description                                                    |
|---------------------------|-------------|----------------------------------------------------------------|
| MCU_JTAG_FUNC_RESET       |             | JTAG Functional reset event. RGM_FES[F_JTAG_FUNC].             |
| MCU_ST_DONE_RESET         |             | Self-test completed event. RGM_FES[F_ST_DONE].                 |
| MCU_CMU_OLR_RESET         |             | OSC Frequency less than RC. RGM_FES[F_CMU_OLR].                |
| MCU_FCCU_LONG_RESET       |             | FCCU Long Functional Reset. RGM_FES[F_FCCU_LONG].              |
| MCU_FCCU_SHORT_RESET      |             | FCCU Short Functional Reset. RGM_FES[F_FCCU_SHORT].            |
| MCU_Z4A_DBG_RESET         |             | Z4A Debug Reset. RGM_FES[F_Z4A_DBG].                           |
| MCU_Z4B_DBG_RESET         |             | Z4B Debug Reset. RGM_FES[F_Z4B_DBG].                           |
| MCU_Z2_DBG_RESET          |             | Z2 Debug Reset. RGM_FES[F_Z2_DBG].                             |
| MCU_LVD_IO_A_HI_RESET     |             | LVD IO A HI reset. RGM_FES[F_LVD_IO_A_HI].                     |
| MCU_HVD_LV_COLD_RESET     |             | High Voltage Detect. RGM_FES[F_HVD_LV_cold].                   |
| MCU_LVD_LV_PD2_COLD_RESET |             | LVD LV PD2 COLD reset. RGM_FES[F_LVD_LV_PD2_COLD].             |
| MCU_NO_RESET_REASON       |             | No reset reason found.                                         |
| MCU_MULTIPLE_RESET_REASON |             | More than one reset events are logged except "Power on event". |
| MCU_RESET_UNDEFINED       |             | Undefined reset source.                                        |

#### 3.8.3 Function Reference

Functions of all functions supported by the driver are as per AUTOSAR MCU Driver software specification Version  $4.2\ Rev0002$  .

### 3.8.3.1 Function Mcu\_Init

MCU driver initialization function.

#### **Details:**

This routine initializes the MCU Driver. The intention of this function is to make the configuration setting for power down, clock and Ram sections visible within the MCU Driver.

Return: void.

**Implements:** Mcu\_Init\_Activity

<u>Violates:</u> Violates MISRA 2004 Required Rule 8.10, global declaration of function

**<u>Violates</u>**: MISRA 2004 Required Rule 19.15, Repeated include file

Prototype: void Mcu\_Init(const Mcu\_ConfigType \*ConfigPtr);

**Table 3-110. Mcu\_Init Arguments** 

| Туре                 | Name      | Direction | Description                         |
|----------------------|-----------|-----------|-------------------------------------|
| constMcu_ConfigType* | ConfigPtr | input     | Pointer to configuration structure. |

#### 3.8.3.2 Function Mcu InitRamSection

MCU driver initialization of Ram sections.

#### **Details:**

Function intializes the ram section selected by RamSection parameter. The section base address, size and value to be written are provided from the configuration structure. The function will write the value specified in the configuration structure indexed by RamSection. After the write it will read back the RAM to verify that the requested value was written.

**Return:** Command has or has not been accepted.

**Implements:** Mcu\_InitRamSection\_Activity

<u>Violates</u>: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Std\_ReturnType Mcu\_InitRamSection(Mcu\_RamSectionType RamSection);

Table 3-111. Mcu\_InitRamSection Arguments

| Туре               | Name       | Direction | Description                                                   |
|--------------------|------------|-----------|---------------------------------------------------------------|
| Mcu_RamSectionType | RamSection |           | Index of ram section from config structure to be initialized. |

#### Table 3-112. Mcu\_InitRamSection Return Values

| Name     | Description                                                                                        |
|----------|----------------------------------------------------------------------------------------------------|
| E_OK     | Valid parameter, the driver state allowed execution and the RAM check was successful.              |
| E_NOT_OK | Invalid parameter, the driver state did not allowed execution or the RAM check was not successful. |

#### 3.8.3.3 Function Mcu\_InitClock

MCU driver clock initialization function.

#### **Details:**

This function intializes the PLL and MCU specific clock options. The clock setting is provided from the configuration structure.

**Return:** Command has or has not been accepted.

**Implements:** Mcu\_InitClock\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Std\_ReturnType Mcu\_InitClock(Mcu\_ClockType ClockSetting);

#### Table 3-113. Mcu\_InitClock Arguments

| Туре          | Name         | Direction | Description                                        |
|---------------|--------------|-----------|----------------------------------------------------|
| Mcu_ClockType | ClockSetting | •         | Clock setting ID from config structure to be used. |

#### Table 3-114. Mcu\_InitClock Return Values

| Name     | Description                                                                                     |
|----------|-------------------------------------------------------------------------------------------------|
| E_OK     | The driver state allowed the execution of the function and the provided parameter was in range. |
| E_NOT_OK | The driver state did not allowed execution or the parameter was invalid.                        |

#### 3.8.3.4 Function Mcu SetMode

This function sets the MCU power mode.

#### **Details**:

73

This function activates MCU power mode from config structure selected by McuMode parameter. If the driver state is invalid or McuMode is not in range the function will skip changing the mcu mode.

**Return:** void.

**Implements:** Mcu\_SetMode\_Activity

**Violates:** Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu SetMode(Mcu ModeType McuMode);

Table 3-115. Mcu\_SetMode Arguments

| Туре         | Name    | Direction | Description                                          |
|--------------|---------|-----------|------------------------------------------------------|
| Mcu_ModeType | McuMode |           | MCU mode setting ID from config structure to be set. |

#### 3.8.3.5 Function Mcu\_DistributePIIClock

This function activates the PLL clock to the MCU clock distribution.

#### **Details**:

Function completes the PLL configuration and then activates the PLL clock to MCU. If the MCU\_NO\_PLL is TRUE the Mcu\_DistributePllClock has to be disabled. The function will not distribute the PLL clock if the driver state does not allow it, or the PLL is not stable.

**Return:** Std\_ReturnType.

**Implements:** Mcu\_DistributePllClock\_Activity

<u>Violates</u>: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Std\_ReturnType Mcu\_DistributePllClock( void);

#### 3.8.3.6 Function Mcu\_GetPIIStatus

This function returns the lock status of the PLL.

#### **Details**:

NXP Semiconductors

User Manual, Rev. 1.0

The user takes care that the PLL is locked by executing Mcu\_GetPllStatus. If the MCU\_NO\_PLL is TRUE the MCU\_GetPllStatus has to return MCU\_PLL\_STATUS\_UNDEFINED. It will also return MCU\_PLL\_STATUS\_UNDEFINED if the driver state was invalid

**Return:** Provides the lock status of the PLL.

**Implements:** Mcu\_GetPllStatus\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_PllStatusType Mcu\_GetPllStatus(void);

Table 3-116. Mcu GetPIIStatus Return Values

| Name                      | Description            |
|---------------------------|------------------------|
| MCU_PLL_STATUS_UNDEFINE D | PLL Status is unknown. |
| MCU_PLL_LOCKED            | PLL is locked.         |
| MCU_PLL_UNLOCKED          | PLL is unlocked.       |

#### 3.8.3.7 Function Mcu\_GetResetReason

This function returns the Reset reason.

#### **Details:**

This routine returns the Reset reason that is read from the hardware.

**Return:** Reason of the Reset event.

**Implements:** Mcu\_GetResetReason\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_ResetType Mcu\_GetResetReason(void);

Table 3-117. Mcu GetResetReason Return Values

| Name                | Description                  |
|---------------------|------------------------------|
| MCU_POR_RESET       | Power on event.              |
| MCU_SOFT_DEST_RESET | Software destructive reset.  |
| MCU_FFRR_RESET      | FCCU failure to react reset. |

Table continues on the next page...

Table 3-117. Mcu\_GetResetReason Return Values (continued)

| Name                | Description                             |
|---------------------|-----------------------------------------|
| MCU_EDR_RESET       | Functional reset escalation.            |
| MCU_TSR_DEST_RESET  | Temperature sensor destructive reset.   |
| MCU_VOR_DEST_RESET  | Voltage out of range destructive reset. |
| MCU_EXR_RESET       | External reset event.                   |
| MCU_ST_DONE_RESET   | Self-test completed event.              |
| MCU_SOFT_FUNC_RESET | Software destrutive event.              |
| MCU_FCCU_HARD_RESET | FCCU hard reaction request event.       |
| MCU_FCCU_SOFT_RESET | FCCU soft reaction request event.       |
| MCU_JTAG_RESET      | JTAG initiated reset event.             |
| MCU_TSR_FUNC_RESET  | Temperature sensor functional reset.    |
| MCU_VOR_FUNC_RESET  | Voltage out of range functional reset.  |

## 3.8.3.8 Function Mcu\_GetResetRawValue

This function returns the Raw Reset value.

#### **Details:**

This routine returns the Raw Reset value that is read from the hardware.

**<u>Return</u>**: Description of the returned value.

**Implements:** Mcu\_GetResetRawValue\_Activity

**<u>Violates</u>**: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_RawResetType Mcu\_GetResetRawValue(void);

Table 3-118. Mcu\_GetResetRawValue Return Values

| Name   | Description                                                                                                                                                                                                                                                                                       |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uint32 | Code of the Raw reset value. The bit order in the returned value is: [ 0] - MC_RGM_FES_F_EXR_MASK32 [ 1] - MC_RGM_FES_F_ST_DONE_MASK32 [ 2] - MC_RGM_FES_F_SOFT_FUNC_MASK32 [ 3] - MC_RGM_FES_F_FCCU_HARD_MASK32 [ 4] - MC_RGM_FES_F_FCCU_SOFT_MASK32 [ 5] - MC_RGM_FES_F_JTAG_FUNC_MASK32 [ 6] - |
|        | MC_RGM_FES_F_TSR_FUNC_MASK32 [ 7] - MC_RGM_FES_F_VOR_FUNC_MASK32 [16] - MC_RGM_DES_F_POR_MASK32 [17] - MC_RGM_DES_F_SOFT_DEST_MASK32 [18] - MC_RGM_DES_F_FRR_MASK32 [19] - MC_RGM_DES_F_EDR_MASK32 [20] - MC_RGM_DES_F_TSR_DEST_MASK32 [21] - MC_RGM_DES_F_VOR_DEST_MASK32.                       |

User Manual, Rev. 1.0

#### 3.8.3.9 Function Mcu\_PerformReset

This function performs a microcontroller reset.

#### **Details:**

This function performs a microcontroller reset by using the hardware feature of the microcontroller. In case the function returns, the user must reset the platform using an alternate reset mechanism

Return: void.

**Implements:** Mcu\_PerformReset\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_PerformReset (void);

#### 3.8.3.10 Function Mcu\_GetVersionInfo

This function returns the Version Information for the MCU module.

#### **<u>Details</u>**:

This function returns the vendor id, module id, major, minor and patch version.

**Return:** void.

<u>Implements</u>: Mcu\_GetVersionInfo\_Activity

**<u>Violates:</u>** Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_GetVersionInfo(Std\_VersionInfoType \*versioninfo);

#### Table 3-119. Mcu\_GetVersionInfo Arguments

| Туре                  | Name        | Direction     | Description                                    |
|-----------------------|-------------|---------------|------------------------------------------------|
| Std_VersionInfoType * | versioninfo | input, output | A pointer to a variable to store version info. |

### 3.8.3.11 Function Mcu\_GetRamState

This function returns the actual state of the RAM.

#### **Details:**

This function returns if the Ram Status is valid after a reset. The report is get from STCU as a result of MBIST (Memory Built-In Self Tests).

**Return:** Status of the Ram Content.

**Implements:** Mcu\_GetRamState\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_RamStateType Mcu\_GetRamState(void);

Table 3-120. Mcu GetRamState Return Values

| Name                 | Description                                                                                |
|----------------------|--------------------------------------------------------------------------------------------|
| MCU_RAMSTATE_INVALID | Ram state is not valid or unknown (default), or the driver state does not allow this call. |
| MCU_RAMSTATE_VALID   | Ram state is valid.                                                                        |

### 3.8.3.12 Function Mcu\_GetPeripheralState

Prototype: Std ReturnType Mcu GetPeripheralState(Mcu PeripheralId McuPeriphId);

# 3.8.3.13 Function Mcu\_GetSystemState

Prototype: uint32 Mcu\_GetSystemState(void);

## 3.8.3.14 Function Mcu\_GetPowerModeState

Prototype: Mcu\_PowerModeStateType Mcu\_GetPowerModeState(void);

### 3.8.3.15 Function Mcu\_GetPowerDomainState

Prototype: Std\_ReturnType Mcu\_GetPowerDomainState(void);

#### Software specification

#### 3.8.3.16 Function Mcu\_SscmGetMemConfig

Prototype: Mcu\_SSCM\_MemConfigType Mcu\_SscmGetMemConfig(void);

#### 3.8.3.17 Function Mcu\_SscmGetStatus

Prototype: Mcu\_SSCM\_StatusType Mcu\_SscmGetStatus(void);

### 3.8.3.18 Function Mcu\_SscmGetUops

Prototype: Mcu\_SSCM\_UopsType Mcu\_SscmGetUops(void);

#### 3.8.3.19 Function Mcu GetMidrStructure

This function returns the value of the MIDR registers.

#### **Details:**

This function returns the platform dependent Mcu\_MidrReturnType structure witch contains the MIDRn registers.

Return: void.

**Implements:** Mcu\_GetMidrStructure\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_GetMidrStructure(Mcu\_MidrReturnType \*midr);

### Table 3-121. Mcu\_GetMidrStructure Arguments

| Туре                 | Name | Direction | Description                                                        |
|----------------------|------|-----------|--------------------------------------------------------------------|
| Mcu_MidrReturnType * | midr |           | A pointer to a variable to store the Mcu_MidrReturnType structure. |

#### 3.8.3.20 Function Mcu Disable CMU

Prototype: void Mcu\_Disable\_CMU(uint8 u8IndexCmu);

# 3.8.3.21 Function Mcu\_EmiosConfigureGpren

eMios Global Prescaler Enable.

#### **Details**:

This function enables or disables the GPREN bit of the EMIOSMCR register of an addressed eMIOS instance.

Return: void.

**Implements:** Mcu\_EmiosConfigureGpren\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_EmiosConfigureGpren(uint8 u8Module, uint8 u8Value);

Table 3-122. Mcu\_EmiosConfigureGpren Arguments

| Туре  | Name     | Direction | Description                                            |
|-------|----------|-----------|--------------------------------------------------------|
| uint8 | u8Module | input     | MCU_EMIOS_MODULE_0> Select eMios 0                     |
|       |          |           | MCU_EMIOS_MODULE_1> Select eMios 1                     |
|       |          |           | MCU_EMIOS_MODULE_2> Select eMios 2                     |
| uint8 | u8Value  | input     | MCU_EMIOS_GPREN_BIT_ENABLE> Global Prescaler Enabled   |
|       |          |           | MCU_EMIOS_GPREN_BIT_DISABLE> Global Prescaler Disabled |

#### 3.8.4 Structs Reference

Data structures supported by the driver are as per AUTOSAR MCU Driver software specification Version 4.2 Rev0002 .

# 3.8.4.1 Structure Mcu\_ConfigType

Initialization data for the MCU driver.

#### Software specification



Figure 3-1. Struct Mcu\_ConfigType

#### **Details:**

A pointer to such a structure is provided to the MCU initialization routines for configuration.

**Implements:** Mcu\_ConfigType\_struct

#### **Declaration:**

Table 3-123. Structure Mcu\_ConfigType member description

| Member            | Description                               |
|-------------------|-------------------------------------------|
| Mcu_apModeConfig  |                                           |
| Mcu_apRamConfig   | RAM data configuration.                   |
| Mcu_NoClkConfigs  |                                           |
| Mcu_NoModeConfigs | Total number of MCU clock configurations. |
| Mcu_NoRamConfigs  | Total number of MCU modes.                |
| Mcu_pDemConfig    | DEM error reporting configuration.        |
| Mcu_pHwIPsConfig  | IPs data generic configuration.           |

#### 3.8.4.2 Structure Mcu\_RamConfigType

Definition of a RAM section within the configuration structure. The definitions for each RAM section within the structure Mcu\_ConfigTypeshall contain:

- RAM section base address
- Section size
- Data pre-setting to be initialized.



Figure 3-2. Struct Mcu\_RamConfigType

#### **Declaration:**

Table 3-124. Structure Mcu\_RamConfigType member description

| Member                | Description                           |
|-----------------------|---------------------------------------|
| Mcu_pu8RamBaseAddr    | RAM section base address.             |
| Mcu_RamSectorId       | The ID for Ram Sector configuration.  |
| Mcu_u32RamSize        | RAM section size.                     |
| Mcu_u8RamDefaultValue | RAM default value for initialization. |

## 3.8.4.3 Structure Mcu\_DemConfigType

DEM error reporting configuration.

#### Software specification



Figure 3-3. Struct Mcu\_DemConfigType

#### **Details:**

This structure contains information DEM error reporting

#### **Declaration:**

Table 3-125. Structure Mcu\_DemConfigType member description

| Member                  | Description |
|-------------------------|-------------|
| Mcu_E_SscmCerFailureCfg |             |
| Mcu_E_TimeoutFailureCfg |             |

## 3.8.5 Types Reference

Types supported by the driver are as per AUTOSAR MCU Driver software specification Version 4.2 Rev0002.

## 3.8.5.1 Typedef Mcu\_ClockType

Defines the identification (ID) for clock setting configured via the configuration structure.

#### **Details:**

The type shall be uint8, uint16 or uint32, depending on uC platform.

Implements: Mcu\_ClockType\_typedef

**Type:** uint32

### 3.8.5.2 Typedef Mcu\_ModeType

The Mcu\_ModeType specifies the identification (ID) for a MCU mode, configured via configuration structure.

#### **Details:**

The type shall be uint8, uint16 or uint32.

Implements: Mcu\_ModeType\_typedef

Type: uint32

### 3.8.5.3 Typedef Mcu\_RamIndexType

The Mcu\_RamIndexType specifies the variable for indexinf RAM sections. The type shall be uint8, uint16 or uint32, based on best performance.

Type: uint32

## 3.8.5.4 Typedef Mcu\_RamSectionType

The Mcu\_RamSectionType specifies the identification (ID) for a RAM section, configured via the configuration structure. The type shall be uint8, uint16 or uint32, based on best performance.

<u>Implements</u>: Mcu\_RamSectionType\_typedef

Type: uint32

**Symbolic Names Disclaimer** 

# 3.8.5.5 Typedef Mcu\_RamSizeType

The Mcu\_RamSizeType specifies the RAM section size. The type shall be uint8, uint16 or uint32, based on best performance.

Type: uint32

### 3.8.5.6 Typedef Mcu\_RawResetType

The type Mcu\_RawResetType specifies the reset reason in raw register format, read from a reset status register.

#### **Details:**

The type shall be uint8, uint16 or uint32 based on best performance.

**Implements:** Mcu\_RawResetType\_typedefDestructive and Functional Reset Events Log.

Type: uint32

# 3.9 Symbolic Names Disclaimer

All containers having the symbolic name tag set as true in the Autosar schema will generate defines like:

#define <Container\_ID>

For this reason it is forbidden to duplicate the name of such containers across the MCAL configuration, or to use names that may trigger other compile issues (e.g. match existing #ifdefs arguments).

# **Chapter 4 Tresos Configuration Plug-in**

This chapter describes the Tresos configuration plug-in for the MCU Driver. The most of the parameters are described below.

# 4.1 Configuration elements of Mcu

#### **Included forms:**

- IMPLEMENTATION\_CONFIG\_VARIANT
- McuGeneralConfiguration
- McuDebugConfiguration
- McuPublishedInformation
- CommonPublishedInformation
- McuModuleConfiguration

Table 4-1. Revision table

| Revision | Date       |
|----------|------------|
| 0.8.0    | 2010-12-03 |

### 4.2 Form IMPLEMENTATION CONFIG VARIANT

VariantPreCompile: Only precompile time configuration parameters. Only one set of parameters. VariantPostBuild: Mix of precompile and postbuild time configuration parameters. Only one set of parameters. If Config Variant = VariantPreCompile, the files Port\_Cfg.h and Port\_Cfg.c should be used. If Config Variant = VariantPostBuild, the files Port\_Cfg.h and Port\_PBcfg.c should be used.



Figure 4-1. Tresos Plugin snapshot for IMPLEMENTATION\_CONFIG\_VARIANT form.

Table 4-2. Attribute IMPLEMENTATION\_CONFIG\_VARIANT detailed description

| Property | Value                                 |
|----------|---------------------------------------|
| Label    | Config Variant                        |
| Туре     | ENUMERATION                           |
| Default  | VariantPostBuild                      |
| Range    | VariantPostBuild<br>VariantPreCompile |

# 4.3 Form McuGeneralConfiguration

This container contains the general configuration for the MCU driver.



Figure 4-2. Tresos Plugin snapshot for McuGeneralConfiguration form.

# 4.3.1 McuDevErrorDetect (McuGeneralConfiguration)

Pre-processor switch for enabling the default error detection and reporting to the DET. The switch McuDevErrorDetect shall switch the Default Error Tracer (Det) detection and notification ON or OFF. The detection of default errors is configurable (ON/OFF) at precompile time. #define MCU\_DEV\_ERROR\_DETECT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-3. Attribute McuDevErrorDetect (McuGeneralConfiguration) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Default Error Detect |
| Туре          | BOOLEAN              |
| Origin        | AUTOSAR_ECUC         |
| Symbolic Name | false                |
| Default       | false                |

# 4.3.2 McuVersionInfoApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the API to read out the modules version information. #define MCU\_VERSION\_INFO\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-4. Attribute McuVersionInfoApi (McuGeneralConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Version Info API |
| Туре          | BOOLEAN          |
| Origin        | AUTOSAR_ECUC     |
| Symbolic Name | false            |
| Default       | false            |

## 4.3.3 McuGetRamStateApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the API Mcu\_GetRamState. #define MCU\_GET\_RAM\_STATE\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-5. Attribute McuGetRamStateApi (McuGeneralConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Mcu Get Ram State API |
| Туре          | BOOLEAN               |
| Origin        | AUTOSAR_ECUC          |
| Symbolic Name | false                 |
| Default       | false                 |

User Manual, Rev. 1.0

## 4.3.4 MculnitClock (McuGeneralConfiguration)

If this parameter is set to FALSE, the clock initialization has to be disabled from the MCU driver. This concept applies when there are some write once clock registers and a bootloader is present. If this parameter is set to TRUE, the MCU driver is responsible of the clock initialization #define MCU\_INIT\_CLOCK (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-6. Attribute MculnitClock (McuGeneralConfiguration) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Mcu Init Clock API |
| Туре          | BOOLEAN            |
| Origin        | AUTOSAR_ECUC       |
| Symbolic Name | false              |
| Default       | true               |

# 4.3.5 McuNoPII (McuGeneralConfiguration)

This parameter shall be set True, if the H/W does not have a PLL or the PLL circuitry is enabled after the power on without S/W intervention. In this case MCU\_DistributePllClock has to be disabled and MCU\_GetPllStatus has to return MCU\_PLL\_STATUS\_UNDEFINED. Otherwise this parameters has to be set False. #define MCU\_NO\_PLL (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-7. Attribute McuNoPII (McuGeneralConfiguration) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | Mcu No PLL   |
| Туре          | BOOLEAN      |
| Origin        | AUTOSAR_ECUC |
| Symbolic Name | false        |
| Default       | true         |

### 4.3.6 McuEnterLowPowerMode (McuGeneralConfiguration)

If this parameter has been configured to 'TRUE', the function 'Mcu\_SetMode()' shall not be impacted and behave as specified. If this parameter has been configured to 'FALSE', the function 'Mcu\_SetMode()' shall not perform the transition to any low power modes as

are 'STOP' or 'STANDBY' or any other mode, where the core stops execution. #define MCU\_ENTER\_LOW\_POWER\_MODE (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-8. Attribute McuEnterLowPowerMode (McuGeneralConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Mcu Enter Low-Power Mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

# 4.3.7 McuTimeout (McuGeneralConfiguration)

This parameter represents the maximum number of loops for blocking functionality. The maximum time needed for a MC\_ME transition from DRUN to DRUN with keeping PLL running is 3 ms. Please take this into consideration when choosing the value for this parameter.

Note: Implementation Specific Parameter.

Table 4-9. Attribute McuTimeout (McuGeneralConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Mcu Loops TimeOut      |
| Type          | INTEGER                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 50000                  |
| Invalid       | Range >=0 <=4294967295 |

# 4.3.8 McuEnableUserModeSupport (McuGeneralConfiguration)

When this parameter is enabled, the MDL module will adapt to run from User Mode, with the following measures: a) configuring REG\_PROT for ABC1, ABC2 IPs so that the registers under protection can be accessed from user mode by setting UAA bit in

#### Form McuGeneralConfiguration

REG\_PROT\_GCR to 1. b) using 'call trusted function' stubs for all internal function calls that access registers requiring supervisor mode. For more information, please see chapter 5.7 User Mode Support in IM

Note: Implementation Specific Parameter.

Table 4-10. Attribute McuEnableUserModeSupport (McuGeneralConfiguration) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Mcu Enable User Mode Support |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

# 4.3.9 McuPerformResetApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the use the Mcu\_PerformReset() API. OFF - Mcu\_PerformReset() API is not used. ON - Mcu\_PerformReset() API is used. #define MCU\_PERFORM\_RESET\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-11. Attribute McuPerformResetApi (McuGeneralConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Mcu Perform Reset API |
| Type          | BOOLEAN               |
| Origin        | AUTOSAR_ECUC          |
| Symbolic Name | false                 |
| Default       | false                 |

# 4.3.10 McuCalloutBeforePerformReset (McuGeneralConfiguration)

Check this if you want a callout function, called by MCU right before Mcu\_PerformReset(). This parameter is available for configuration only if "McuPerformResetApi" is ON. #define MCU\_RESET\_CALLOUT\_USED (STD\_ON)/ (STD\_OFF) will be generated in Mcu\_Cfg.h file. Note: Implementation Specific Parameter.

Table 4-12. Attribute McuCalloutBeforePerformReset (McuGeneralConfiguration) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

## 4.3.11 McuPerformResetCallout (McuGeneralConfiguration)

Function name of callout. The field is editable only if "McuCalloutBeforePerformReset" is ON. Note: Implementation Specific Parameter.

Table 4-13. Attribute McuPerformResetCallout (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

## 4.3.12 McuCmuNotification (McuGeneralConfiguration)

Function pointer to callback function.

Table 4-14. Attribute McuCmuNotification (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

# 4.3.13 McuErrorlsrNotification (McuGeneralConfiguration)

Function name of callout. This function will be called by the error ISR.

#### Form McuGeneralConfiguration

Note: Implementation Specific Parameter.

Table 4-15. Attribute McuErrorlsrNotification (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

# 4.3.14 McuDisableFlashConfigFromRam (McuGeneralConfiguration)

Check this if you want the Flash configuration from RAM to be bypassed.

If this is checked the settings configured in McuPlatformFlashConfig and the settings from McuFlash (from McuClockSettingConfig) will not be used.

Note: Implementation Specific Parameter.

Table 4-16. Attribute McuDisableFlashConfigFromRam (McuGeneralConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Mcu Disable Flash Config from RAM |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

# 4.3.15 McuUseLpuModes (McuGeneralConfiguration)

Check this if you want to use LPU modes in the application.

If this is unchecked the code for LPU will be removed at pre-compile time.

Note: Implementation Specific Parameter.

Table 4-17. Attribute McuUseLpuModes (McuGeneralConfiguration) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Mcu LPU modes used |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | false              |

# 4.3.16 McuPrepareMemoryConfig (McuGeneralConfiguration)

Function name of a callout that will be called before and after configuring the flash and ram controllers. It will have a parameter that will specify if it is the entry or the exit point of the controllers configuration.

Note: Implementation Specific Parameter.

Table 4-18. Attribute McuPrepareMemoryConfig (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

# 4.4 Form McuDebugConfiguration

This container contains option for non-ASR APIs used for debug or extraimplementation. Note: Implementation Specific Parameter.

#### Form McuDebugConfiguration



Figure 4-3. Tresos Plugin snapshot for McuDebugConfiguration form.

# 4.4.1 McuDisableDemReportErrorStatus (McuDebugConfiguration)

Enable/Disable the API for reporting the Dem Error.

Note: Implementation Specific Parameter.

Table 4-19. Attribute McuDisableDemReportErrorStatus (McuDebugConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | Mcu Disable Production Error Reporting |
| Туре          | BOOLEAN                                |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | false                                  |

# 4.4.2 McuGetPeriphStateApi (McuDebugConfiguration)

Enable/Disable the API for checking peripheral states in the current mode from MC\_ME configuration: Mcu\_GetPeripheral\_State(). E\_OK means Peripheral with ID as parameter is clocked. E\_NOT\_OK means Peripheral with ID as parameter is not clocked. Note: Implementation Specific Parameter.

Table 4-20. Attribute McuGetPeriphStateApi (McuDebugConfiguration) detailed description

| Property | Value                        |
|----------|------------------------------|
| Label    | Mcu Get Peripheral State API |
| Туре     | BOOLEAN                      |
| Origin   | Custom                       |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-20. Attribute McuGetPeriphStateApi (McuDebugConfiguration) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |
| Default       | false |

# 4.4.3 McuGetSystemStatetApi (McuDebugConfiguration)

Enable/Disable the API for System state information: Mcu\_GetSystem\_State(). Information extracted from SSCM hw IP. Note: Implementation Specific Parameter.

Table 4-21. Attribute McuGetSystemStatetApi (McuDebugConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Mcu Get System State API |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

# 4.4.4 McuGetPowerModeStatetApi (McuDebugConfiguration)

Enable/Disable the API for MC\_ME state: Mcu\_GetPowerMode\_State(). Get information regarding current power mode, enabled clocks, etc (content of ME\_GS register). Note: Implementation Specific Parameter.

Table 4-22. Attribute McuGetPowerModeStatetApi (McuDebugConfiguration) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Mcu Get PowerMode State API |
| Туре          | BOOLEAN                     |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Default       | false                       |

User Manual, Rev. 1.0

## 4.4.5 McuSscmGetMemConfigApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_SscmGetMemConfig().

Get information from SSCM\_MEMCONFIG register.

Note: Implementation Specific Parameter.

Table 4-23. Attribute McuSscmGetMemConfigApi (McuDebugConfiguration) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Mcu Sscm Get MemConfig API |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

# 4.4.6 McuSscmGetStatusApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_SscmGetStatus().

Get information from SSCM\_STATUS register.

Note: Implementation Specific Parameter.

Table 4-24. Attribute McuSscmGetStatusApi (McuDebugConfiguration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Mcu Sscm Get Status API |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.4.7 McuSscmGetUopsApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_SscmGetUops().

Get information from SSCM\_UOPS register.

97

Note: Implementation Specific Parameter.

Table 4-25. Attribute McuSscmGetUopsApi (McuDebugConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Mcu Sscm Get Uops API |
| Туре          | BOOLEAN               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | false                 |

# 4.4.8 McuGetMidrStructureApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_GetMidrStructure().

Get information from SIUL2 MIDRn registers.

Note: Implementation Specific Parameter.

Table 4-26. Attribute McuGetMidrStructureApi (McuDebugConfiguration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | Mcu Get MIDRn API |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | false             |

# 4.4.9 McuGetPowerDomainApi (McuDebugConfiguration)

Enable/Disable the API for MC\_PCU state: Mcu\_GetPowerDomain\_Status(). Get information from PCU STAT register. Note: Implementation Specific Parameter.

Table 4-27. Attribute McuGetPowerDomainApi (McuDebugConfiguration) detailed description

| Property | Value                          |
|----------|--------------------------------|
| Label    | Mcu Get Power Domain State API |
| Туре     | BOOLEAN                        |

Table continues on the next page...

Form McuDebugConfiguration

Table 4-27. Attribute McuGetPowerDomainApi (McuDebugConfiguration) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

# 4.4.10 McuEmiosConfigureGprenApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_EmiosConfigureGpren().

Changes the GPREN bit of the EMIOSMCR register of an addressed eMIOS instance.

Note: Implementation Specific Parameter.

Table 4-28. Attribute McuEmiosConfigureGprenApi (McuDebugConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Mcu Emios Configure Gpren API |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

# 4.4.11 McuDisableCmuApi (McuDebugConfiguration)

Enable/Disable the API for disabling the clock monitoring unit. Note: Implementation Specific Parameter.

Table 4-29. Attribute McuDisableCmuApi (McuDebugConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Mcu Disable CMU API |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

User Manual, Rev. 1.0

# 4.5 Form McuCoreControlConfiguration

This configuration holds global control over the platform specific core control features.

This container is implementation specific.



Figure 4-4. Tresos Plugin snapshot for McuCoreControlConfiguration form.

## 4.5.1 McuCADDRnControl (McuCoreControlConfiguration)

Global ENABLE / DISABLE of the code that writes the ME\_CADDRn registers

From the user manual: This registers gives the boot address for z4a and a bit for controlling whether z4a is to be reset on the next mode change that has z4a configured to be running in the target mode.

This register is loaded from the flash during the boot process.

If this check box is ON, the registers will be written during each Mcu\_SetMode() call

Note: Implementation Specific Parameter.

Table 4-30. Attribute McuCADDRnControl (McuCoreControlConfiguration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ME_CADDRn Control |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | false             |

# 4.6 Form McuEMIOSConfiguration

This configuration holds global control over the platform specific eMIOS control features.

This container is implementation specific.



Figure 4-5. Tresos Plugin snapshot for McuEMIOSConfiguration form.

# 4.6.1 McuEMIOSControl (McuEMIOSConfiguration)

Global ENABLE / DISABLE of the code that writes the eMIOS200\_MCR registers.

From the user manual: The MCR register contains Global Control bits for the eMIOS200 block.

If this check box is ON, the registers will be written during each Mcu\_InitClock() call.

Note: Implementation Specific Parameter.

Table 4-31. Attribute McuEMIOSControl (McuEMIOSConfiguration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | Mcu eMIOS Control |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | false             |

#### 4.7 Form McuPublishedInformation

Container holding all MCU specific published information parameters.

#### **Included forms:**

Form McuResetReasonConf



Figure 4-6. Tresos Plugin snapshot for McuPublishedInformation form.

#### 4.7.1 Form McuResetReasonConf

This container contains the configuration for the different type of reset reason that can be retrieved from Mcu\_GetResetReason Api.

Is included by form: Form McuPublishedInformation



Figure 4-7. Tresos Plugin snapshot for McuResetReasonConf form.

#### 4.7.1.1 McuResetReason (McuResetReasonConf)

The parameter represents the different type of reset that a Micro supports. This parameter is referenced by the parameter EcuMResetReason in the ECU State manager module.

Table 4-32. Attribute McuResetReason (McuResetReasonConf) detailed description

| Property      | Value           |
|---------------|-----------------|
| Туре          | INTEGER_LABEL   |
| Origin        | AUTOSAR_ECUC    |
| Symbolic Name | true            |
| Default       | 0               |
| Invalid       | Range <=255 >=0 |

#### 4.8 Form CommonPublishedInformation

Common container, aggregated by all modules. It contains published information about vendor and versions.



Figure 4-8. Tresos Plugin snapshot for CommonPublishedInformation form.

## 4.8.1 ArReleaseMajorVersion (CommonPublishedInformation)

Major version number of AUTOSAR specification on which the appropriate implementation is based on.

Table 4-33. Attribute ArReleaseMajorVersion (CommonPublishedInformation) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | AUTOSAR Major Version |
| Туре          | INTEGER_LABEL         |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 4                     |
| Invalid       | Range >=4 <=4         |

## 4.8.2 ArReleaseMinorVersion (CommonPublishedInformation)

Minor version number of AUTOSAR specification on which the appropriate implementation is based on.

Table 4-34. Attribute ArReleaseMinorVersion (CommonPublishedInformation) detailed description

| Property      | Value                 |  |
|---------------|-----------------------|--|
| Label         | AUTOSAR Minor Version |  |
| Туре          | INTEGER_LABEL         |  |
| Origin        | Custom                |  |
| Symbolic Name | false                 |  |
| Default       | 2                     |  |
| Invalid       | Range >=2 <=2         |  |

# 4.8.3 ArReleaseRevisionVersion (CommonPublishedInformation)

Revision version number of AUTOSAR specification on which the appropriate implementation is based on.

Table 4-35. Attribute ArReleaseRevisionVersion (CommonPublishedInformation) detailed description

| Property | Value                            |
|----------|----------------------------------|
| Label    | AUTOSAR Release Revision Version |
| Туре     | INTEGER_LABEL                    |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-35. Attribute ArReleaseRevisionVersion (CommonPublishedInformation) detailed description (continued)

| Property      | Value         |
|---------------|---------------|
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | 2             |
| Invalid       | Range >=2 <=2 |

# 4.8.4 Moduleld (CommonPublishedInformation)

Module ID of this module from Module List.

Table 4-36. Attribute Moduleld (CommonPublishedInformation) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | Module Id         |
| Туре          | INTEGER_LABEL     |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | 101               |
| Invalid       | Range >=101 <=101 |

# 4.8.5 SwMajorVersion (CommonPublishedInformation)

Major version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-37. Attribute SwMajorVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Software Major Version |
| Туре          | INTEGER_LABEL          |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 1                      |
| Invalid       | Range                  |
|               | >=1                    |
|               | <=1                    |

# 4.8.6 SwMinorVersion (CommonPublishedInformation)

Minor version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-38. Attribute SwMinorVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Software Minor Version |
| Туре          | INTEGER_LABEL          |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 0                      |
| Invalid       | Range >=0 <=0          |

## 4.8.7 SwPatchVersion (CommonPublishedInformation)

Patch level version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-39. Attribute SwPatchVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Software Patch Version |
| Type          | INTEGER_LABEL          |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 0                      |
| Invalid       | Range >=0 <=0          |

## 4.8.8 VendorApiInfix (CommonPublishedInformation)

In driver modules which can be instantiated several times on a single ECU, BSW00347 requires that the name of APIs is extended by the VendorId and a vendor specific name. This parameter is used to specify the vendor specific name. In total, the implementation

User Manual, Rev. 1.0

#### Form McuModuleConfiguration

specific name is generated as follows:

<ModuleName>\_>VendorId>\_<VendorApiInfix><Api name from SWS>. E.g. assuming that the VendorId of the implementor is 123 and the implementer chose a VendorApiInfix of "v11r456" a api name Can\_Write defined in the SWS will translate to Can\_123\_v11r456Write. This parameter is mandatory for all modules with upper multiplicity > 1. It shall not be used for modules with upper multiplicity =1.

Table 4-40. Attribute VendorApilnfix (CommonPublishedInformation) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Vendor Api Infix |
| Туре          | STRING_LABEL     |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       |                  |
| Enable        | false            |

## 4.8.9 Vendorld (CommonPublishedInformation)

Vendor ID of the dedicated implementation of this module according to the AUTOSAR vendor list.

Table 4-41. Attribute Vendorld (CommonPublishedInformation) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Vendor Id       |
| Type          | INTEGER_LABEL   |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | 43              |
| Invalid       | Range >=43 <=43 |

## 4.9 Form McuModuleConfiguration

This container contains the configuration for the MCU driver.

#### **Included forms:**

• Form McuDemEventParameterRefs

- Form McuEnableMode
- Form McuCoreConfiguration
- Form McuInterruptTransition
- Form McuInterruptEvents
- Form McuPlatformFlashConfig
- Form McuResetConfig
- Form McuPowerControl
- Form McuClockSettingConfig
- Form McuModeSettingConf
- Form McuRamSectorSettingConf
- Form McuRunConfig
- Form McuLowPowerConfig
- Form McuPeripheral



Figure 4-9. Tresos Plugin snapshot for McuModuleConfiguration form.

## 4.9.1 McuNumberOfMcuModes (McuModuleConfiguration)

This parameter shall represent the number of Modes available for the MCU (from "McuModeSettingConf" list). CalculationFormula = Number of configured "McuModeSettingConf". This parameter is not used.

Form McuModuleConfiguration

Table 4-42. Attribute McuNumberOfMcuModes (McuModuleConfiguration) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Mcu Number of Mode Settings |
| Туре          | INTEGER                     |
| Origin        | AUTOSAR_ECUC                |
| Symbolic Name | false                       |
| Invalid       | Range <=255 >=1             |

## 4.9.2 McuRamSectors (McuModuleConfiguration)

This parameter shall represent the number of RAM sectors available for the MCU (from "McuRamSectorSettingConf" list). CalculationFormula = Number of configured "McuRamSectorSettingConf". This parameter is not used.

Table 4-43. Attribute McuRamSectors (McuModuleConfiguration) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Mcu Number of RAM Sectors |
| Туре          | INTEGER                   |
| Origin        | AUTOSAR_ECUC              |
| Symbolic Name | false                     |
| Invalid       | Range <=4294967295 >=0    |

## 4.9.3 McuResetSetting (McuModuleConfiguration)

This parameters applies to the function Mcu\_PerformReset(), which performs a microcontroller reset using the hardware feature of the microcontroller. Note: This parameter is not used by the current Implementation. Software Reset occurs when Mcu\_PerformReset() function is called. This parameter is not used.

Table 4-44. Attribute McuResetSetting (McuModuleConfiguration) detailed description

| Property | Value         |
|----------|---------------|
| Label    | Reset Setting |
| Туре     | INTEGER       |

Table continues on the next page...

109

Table 4-44. Attribute McuResetSetting (McuModuleConfiguration) detailed description (continued)

| Property      | Value           |
|---------------|-----------------|
| Origin        | AUTOSAR_ECUC    |
| Symbolic Name | false           |
| Default       | 1               |
| Invalid       | Range <=255 >=1 |

#### 4.9.4 McuFastCrystalFrequencyHz (McuModuleConfiguration)

Fast Crystal Frequency [Hz].

Note: Implementation Specific Parameter.

Table 4-45. Attribute McuFastCrystalFrequencyHz (McuModuleConfiguration) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Fast Crystal Frequency [Hz] |
| Туре          | FLOAT                       |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Default       | 4000000                     |
| Invalid       | Range <=40000000 >=8000000  |

#### 4.9.5 McuSlowCrystalFrequencyHz (McuModuleConfiguration)

Slow Crystal Frequency [Hz].

Note: Implementation Specific Parameter.

Table 4-46. Attribute McuSlowCrystalFrequencyHz (McuModuleConfiguration) detailed description

| Property | Value                       |
|----------|-----------------------------|
| Label    | Slow Crystal Frequency [Hz] |

Table continues on the next page...

Table 4-46. Attribute McuSlowCrystalFrequencyHz (McuModuleConfiguration) detailed description (continued)

| Property      | Value                |
|---------------|----------------------|
| Туре          | FLOAT                |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 32767                |
| Invalid       | Range <=80000000 >=1 |

## 4.9.6 McuFastIrcFrequencyHz (McuModuleConfiguration)

Fast RC Oscillator Frequency [Hz].

Note: Implementation Specific Parameter.

Table 4-47. Attribute McuFastIrcFrequencyHz (McuModuleConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Fast RC Frequency [Hz] |
| Туре          | FLOAT                  |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 16000000               |
| Invalid       | Range <=80000000 >=1   |

# 4.9.7 McuSlowlrcFrequencyHz (McuModuleConfiguration)

Slow RC Oscillator Frequency [Hz].

Note: Implementation Specific Parameter.

Table 4-48. Attribute McuSlowIrcFrequencyHz (McuModuleConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Slow RC Frequency [Hz] |
| Type          | FLOAT                  |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 128000                 |
| Invalid       | Range <=80000000 >=1   |

#### 4.9.8 McuExternalClockFrequencyHz (McuModuleConfiguration)

External clock Frequency [Hz].

Note: Implementation Specific Parameter.

Table 4-49. Attribute McuExternalClockFrequencyHz (McuModuleConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | External clock Frequency [Hz] |
| Туре          | FLOAT                         |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | 128000                        |
| Invalid       | Range <=1600000000 >=1        |

# 4.9.9 McuClockSrcFailureNotification (McuModuleConfiguration)

Enables/Disables clock failure notification. In case this feature is not supported by HW the setting should be disabled.

User Manual, Rev. 1.0

Table 4-50. Attribute McuClockSrcFailureNotification (McuModuleConfiguration) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Clock Failure Notification |
| Туре          | ENUMERATION                |
| Origin        | AUTOSAR_ECUC               |
| Symbolic Name | false                      |
| Default       | ENABLED                    |
| Range         | ENABLED<br>DISABLED        |

#### 4.9.10 Form McuDemEventParameterRefs

Container for the references to DemEventParameter elements which shall be invoked using the API Dem\_ReportErrorStatus API in case the corresponding error occurs. The EventId is taken from the referenced DemEventParameter's DemEventId value. The standardized errors are provided in the container and can be extended by vendor specific error references.

Is included by form: Form McuModuleConfiguration



Figure 4-10. Tresos Plugin snapshot for McuDemEventParameterRefs form.

#### 4.9.10.1 MCU\_E\_TIMEOUT\_FAILURE (McuDemEventParameterRefs)

Reference to configured DEM event to report Timeout failure.

Table 4-51. Attribute MCU\_E\_TIMEOUT\_FAILURE (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | Custom                  |

# 4.9.10.2 MCU\_E\_INVALIDMODE\_CONFIG (McuDemEventParameterRefs)

Reference to configured DEM event to report a MC\_ME invalid mode config event.

Table 4-52. Attribute MCU\_E\_INVALIDMODE\_CONFIG (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | Custom                  |

# 4.9.10.3 MCU\_E\_SSCM\_CER\_FAILURE (McuDemEventParameterRefs)

Reference to configured DEM event to report a SSCM Configuration Error.

Table 4-53. Attribute MCU\_E\_SSCM\_CER\_FAILURE (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | Custom                  |

#### 4.9.10.4 MCU\_E\_CLOCK\_FAILURE (McuDemEventParameterRefs)

Reference to configured DEM event to report Clock source failure.

Table 4-54. Attribute MCU\_E\_CLOCK\_FAILURE (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | AUTOSAR_ECUC            |

#### 4.9.11 Form McuEnableMode

This container allows a way to disable the device modes which are not required for a given device. Configuration for ME\_ME register (Module Entry Module). RESET\_DEST, RUN0, DRUN, SAFE, RESET modes are always enabled and can not be disabled by the user. User Modes configurable: STOP0, STANDBY0, RUN3, RUN2, RUN1, TEST. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration



Figure 4-11. Tresos Plugin snapshot for McuEnableMode form.

#### 4.9.11.1 McuModeStop0 (McuEnableMode)

Check if you want enable the STOP0 mode. Refer to ME\_ME[STOP0] bit. Note: Implementation Specific Parameter.

Table 4-55. Attribute McuModeStop0 (McuEnableMode) detailed description

| Property      | Value      |
|---------------|------------|
| Label         | STOP0 Mode |
| Туре          | BOOLEAN    |
| Origin        | Custom     |
| Symbolic Name | false      |
| Default       | false      |

#### 4.9.11.2 McuModeStandBy0 (McuEnableMode)

Check if you want enable the STANDBY0 mode. Refer to ME\_ME[STANDBY0] bit. Note: Implementation Specific Parameter.

Table 4-56. Attribute McuModeStandBy0 (McuEnableMode) detailed description

| Property | Value         |
|----------|---------------|
| Label    | STANDBY0 Mode |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-56. Attribute McuModeStandBy0 (McuEnableMode) detailed description (continued)

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

#### 4.9.11.3 McuModeRun3 (McuEnableMode)

Check if you want enable the RUN3 mode. Refer to ME\_ME[RUN3] bit. Note: Implementation Specific Parameter.

Table 4-57. Attribute McuModeRun3 (McuEnableMode) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | RUN3 Mode |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | true      |

# 4.9.11.4 McuModeRun2 (McuEnableMode)

Check if you want enable the RUN2 mode. Refer to ME\_ME[RUN2] bit. Note: Implementation Specific Parameter.

Table 4-58. Attribute McuModeRun2 (McuEnableMode) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | RUN2 Mode |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | true      |

#### 4.9.11.5 McuModeRun1 (McuEnableMode)

Check if you want enable the RUN1 mode. Refer to ME\_ME[RUN1] bit. Note: Implementation Specific Parameter.

Table 4-59. Attribute McuModeRun1 (McuEnableMode) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | RUN1 Mode |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | true      |

## 4.9.12 Form McuCoreConfiguration

This control allows to enable multi-core.

Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form McuCoreZ4AConfiguration
- Form McuCoreZ4BConfiguration
- Form McuCoreZ2Configuration



Figure 4-12. Tresos Plugin snapshot for McuCoreConfiguration form.

#### 4.9.12.1 Form McuCoreZ4AConfiguration

This control allows to configure the value of Core Z4A registers.

Note: Implementation Specific Parameter.

**Is included by form :** Form McuCoreConfiguration



Figure 4-13. Tresos Plugin snapshot for McuCoreZ4AConfiguration form.

## 4.9.12.1.1 McuCoreReset (McuCoreZ4AConfiguration)

Set this to TRUE to enable core Z4A Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-60. Attribute McuCoreReset (McuCoreZ4AConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Core Z4A reset enable. |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.12.1.2 McuUseDefaultBootAddrEnable (McuCoreZ4AConfiguration)

- 1 Core Z4A Boot Address is not updated.
- 0 Core Z4A Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-61. Attribute McuUseDefaultBootAddrEnable (McuCoreZ4AConfiguration) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | Core Z4A Uses Default Boot Address |
| Туре          | BOOLEAN                            |
| Origin        | Custom                             |
| Symbolic Name | false                              |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-61. Attribute McuUseDefaultBootAddrEnable (McuCoreZ4AConfiguration) detailed description (continued)

| Property | Value |
|----------|-------|
| Default  | true  |

#### 4.9.12.1.3 McuBootAddress (McuCoreZ4AConfiguration)

Boot address for core Z4A after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-62. Attribute McuBootAddress (McuCoreZ4AConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Core Z4A boot address |
| Туре          | INTEGER               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 0                     |

#### 4.9.12.1.4 McuCCTL1Run3 (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in RUN3 mode

Note: Implementation Specific Parameter.

Table 4-63. Attribute McuCCTL1Run3 (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in RUN3 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

#### 4.9.12.1.5 McuCCTL1Run2 (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in RUN2 mode

Note: Implementation Specific Parameter.

Table 4-64. Attribute McuCCTL1Run2 (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in RUN2 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

#### 4.9.12.1.6 McuCCTL1Run1 (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in RUN1 mode

Note: Implementation Specific Parameter.

Table 4-65. Attribute McuCCTL1Run1 (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in RUN1 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

## 4.9.12.1.7 McuCCTL1Run0 (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in RUN0 mode

Note: Implementation Specific Parameter.

Table 4-66. Attribute McuCCTL1Run0 (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in RUN0 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

#### 4.9.12.1.8 McuCCTL1Drun (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in DRUN mode

Note: Implementation Specific Parameter.

Table 4-67. Attribute McuCCTL1Drun (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in DRUN mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

#### 4.9.12.1.9 McuCCTL1Safe (McuCoreZ4AConfiguration)

Check this bit to enable core Z4A in SAFE mode

Note: Implementation Specific Parameter.

Table 4-68. Attribute McuCCTL1Safe (McuCoreZ4AConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4A enabled in SAFE mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | true                     |

#### 4.9.12.2 Form McuCoreZ4BConfiguration

This control allows to configure the value of Core Z4B registers.

Note: Implementation Specific Parameter.

**Is included by form :** Form McuCoreConfiguration



Figure 4-14. Tresos Plugin snapshot for McuCoreZ4BConfiguration form.

#### 4.9.12.2.1 McuCoreReset (McuCoreZ4BConfiguration)

Set this to TRUE to enable core Z4B Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-69. Attribute McuCoreReset (McuCoreZ4BConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Core Z4B reset enable. |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

## 4.9.12.2.2 McuUseDefaultBootAddrEnable (McuCoreZ4BConfiguration)

- 1 Core Z4B Boot Address is not updated.
- 0 Core Z4B Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-70. Attribute McuUseDefaultBootAddrEnable (McuCoreZ4BConfiguration) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | Core Z4B Uses Default Boot Address |
| Туре          | BOOLEAN                            |
| Origin        | Custom                             |
| Symbolic Name | false                              |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-70. Attribute McuUseDefaultBootAddrEnable (McuCoreZ4BConfiguration) detailed description (continued)

| Property | Value |
|----------|-------|
| Default  | true  |

#### 4.9.12.2.3 McuBootAddress (McuCoreZ4BConfiguration)

Boot address for core Z4B after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-71. Attribute McuBootAddress (McuCoreZ4BConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Core Z4B boot address |
| Туре          | INTEGER               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 0                     |

#### 4.9.12.2.4 McuCCTL2Run3 (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in RUN3 mode

Note: Implementation Specific Parameter.

Table 4-72. Attribute McuCCTL2Run3 (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in RUN3 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

#### 4.9.12.2.5 McuCCTL2Run2 (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in RUN2 mode

Note: Implementation Specific Parameter.

Table 4-73. Attribute McuCCTL2Run2 (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in RUN2 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

#### 4.9.12.2.6 McuCCTL2Run1 (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in RUN1 mode

Note: Implementation Specific Parameter.

Table 4-74. Attribute McuCCTL2Run1 (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in RUN1 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

## 4.9.12.2.7 McuCCTL2Run0 (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in RUN0 mode

Note: Implementation Specific Parameter.

Table 4-75. Attribute McuCCTL2Run0 (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in RUN0 mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

#### 4.9.12.2.8 McuCCTL2Drun (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in DRUN mode

Note: Implementation Specific Parameter.

Table 4-76. Attribute McuCCTL2Drun (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in DRUN mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

#### 4.9.12.2.9 McuCCTL2Safe (McuCoreZ4BConfiguration)

Check this bit to enable core Z4B in SAFE mode

Note: Implementation Specific Parameter.

Table 4-77. Attribute McuCCTL2Safe (McuCoreZ4BConfiguration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Z4B enabled in SAFE mode |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

#### 4.9.12.3 Form McuCoreZ2Configuration

This control allows to configure the value of Core Z2 registers.

Note: Implementation Specific Parameter.

**Is included by form :** Form McuCoreConfiguration



Figure 4-15. Tresos Plugin snapshot for McuCoreZ2Configuration form.

#### 4.9.12.3.1 McuCoreReset (McuCoreZ2Configuration)

Set this to TRUE to enable core Z2 Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-78. Attribute McuCoreReset (McuCoreZ2Configuration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Core Z2 reset enable. |
| Туре          | BOOLEAN               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | false                 |

#### 4.9.12.3.2 McuUseDefaultBootAddrEnable (McuCoreZ2Configuration)

- 1 Core Z2 Boot Address is not updated.
- 0 Core Z2 Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-79. Attribute McuUseDefaultBootAddrEnable (McuCoreZ2Configuration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Core Z2 Uses Default Boot Address |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-79. Attribute McuUseDefaultBootAddrEnable (McuCoreZ2Configuration) detailed description (continued)

| Property | Value |
|----------|-------|
| Default  | true  |

#### 4.9.12.3.3 McuBootAddress (McuCoreZ2Configuration)

Boot address for core Z2 after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-80. Attribute McuBootAddress (McuCoreZ2Configuration) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Core Z2 boot address |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |

#### 4.9.12.3.4 McuCCTL3Run3 (McuCoreZ2Configuration)

Check this bit to enable core Z2 in RUN3 mode

Note: Implementation Specific Parameter.

Table 4-81. Attribute McuCCTL3Run3 (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in RUN3 mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.12.3.5 McuCCTL3Run2 (McuCoreZ2Configuration)

Check this bit to enable core Z2 in RUN2 mode

Note: Implementation Specific Parameter.

Table 4-82. Attribute McuCCTL3Run2 (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in RUN2 mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.12.3.6 McuCCTL3Run1 (McuCoreZ2Configuration)

Check this bit to enable core Z2 in RUN1 mode

Note: Implementation Specific Parameter.

Table 4-83. Attribute McuCCTL3Run1 (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in RUN1 mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.9.12.3.7 McuCCTL3Run0 (McuCoreZ2Configuration)

Check this bit to enable core Z2 in RUN0 mode

Note: Implementation Specific Parameter.

Table 4-84. Attribute McuCCTL3Run0 (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in RUN0 mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.12.3.8 McuCCTL3Drun (McuCoreZ2Configuration)

Check this bit to enable core Z2 in DRUN mode

Note: Implementation Specific Parameter.

Table 4-85. Attribute McuCCTL3Drun (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in DRUN mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.12.3.9 McuCCTL3Safe (McuCoreZ2Configuration)

Check this bit to enable core Z2 in SAFE mode

Note: Implementation Specific Parameter.

Table 4-86. Attribute McuCCTL3Safe (McuCoreZ2Configuration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Z2 enabled in SAFE mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.13 Form McuInterruptTransition

Configuration of ME\_IM register. Interrupt Mask Register (ME\_IM): This register controls whether an event generates an interrupt or not. Note: Implementation specific Container.

Is included by form: Form McuModuleConfiguration

129



Figure 4-16. Tresos Plugin snapshot for McuInterruptTransition form.

#### 4.9.13.1 McuTransitionComplete (McuInterruptTransition)

Mode transition complete interrupt mask.

Configure the ME\_IM[M\_MTC] field register.

- 0 Mode transition complete interrupt is masked.
- 1 Mode transition complete interrupt is enabled.

Whenever the system fully completes a mode transition (i.e. the S\_MTRANS bit of ME\_GS register transits from '1' to '0'), the interrupt pending bit I\_MTC of the ME\_IS register is set, and an interrupt request is generated if the mask bit M\_MTC of the ME\_IM register is '1'. The interrupt bit I\_MTC is not set when entering low-power modes STANDBY0, LPU\_RUN and STOP0 in order to avoid the same event requesting the immediate exit of these low-power modes.

Note: Implementation Specific Parameter.

Table 4-87. Attribute McuTransitionComplete (McuInterruptTransition) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Mode Transition Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

#### 4.9.13.2 McuSafeMode (McuInterruptTransition)

SAFE mode interrupt mask.

Configure the  $ME\_IM[M\_SAFE]$  field register.

- 0 SAFE mode interrupt is masked.
- 1 SAFE mode interrupt is enabled.

Whenever the system enters the SAFE mode as a result of a SAFE mode request from the MC\_RGM due to a hardware failure, the interrupt pending bit I\_SAFE of the ME\_IS register is set, and an interrupt is generated if the mask bit M\_SAFE of ME\_IM register is '1'.

Note: Implementation Specific Parameter.

Table 4-88. Attribute McuSafeMode (McuInterruptTransition) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Safe Mode Interrupt |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

## 4.9.13.3 MculnvalidMode (MculnterruptTransition)

Invalid mode interrupt mask.

Configure the ME\_IM[M\_IMODE] field register.

- 0 Invalid mode interrupt is masked.
- 1 Invalid mode interrupt is enabled.

Whenever an invalid mode request is detected, the interrupt pending bit I\_IMODE of the ME\_IS register is set, and an interrupt request is generated if the mask bit M\_IMODE of the ME\_IM register is '1'.

Note: Implementation Specific Parameter.

Table 4-89. Attribute MculnvalidMode (MculnterruptTransition) detailed description

| Property | Value                  |
|----------|------------------------|
| Label    | Invalid Mode Interrupt |

Table continues on the next page...

Table 4-89. Attribute MculnvalidMode (MculnterruptTransition) detailed description (continued)

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

#### 4.9.13.4 MculnvalidConfiguration (MculnterruptTransition)

Invalid mode configuration interrupt mask.

Configure the ME\_IM[M\_ICONF] field register.

- 0 Invalid mode interrupt is masked.
- 1 Invalid mode interrupt is enabled.

Whenever a write operation is attempted to the ME\_<mode>\_MC registers violating the protection rules, the interrupt pending bit I\_ICONF of the ME\_IS register is set and an interrupt request is generated if the mask bit M\_ICONF of ME\_IM register is '1'.

Protection of mode configuration registers:

- If the 16 MHz int. RC osc. is selected as the system clock, IRCOSC must be on.
- If the 4-40 MHz crystal osc. clock is selected as the system clock, XOSC must be on.
- If the system PLL clock is selected as the system clock, PLL0 must be on.
- If PLL0 is on, XOSC must also be on.
- If PLL1 is on, XOSC must also be on.
- Configuration "00" for the FLAON bit field is reserved.
- System clock configurations marked as "reserved" may not be selected.

- Configuration "1111" for the SYSCLK bit field is allowed only for the TEST mode, and only in this case may all system clock sources be turned off.

Note: Implementation Specific Parameter.

Table 4-90. Attribute MculnvalidConfiguration (MculnterruptTransition) detailed description

| Property      | Value                                |
|---------------|--------------------------------------|
| Label         | Invalid Configuration Mode Interrupt |
| Туре          | BOOLEAN                              |
| Origin        | Custom                               |
| Symbolic Name | false                                |
| Default       | false                                |

#### 4.9.13.5 MculnvalidCoreConfiguration (MculnterruptTransition)

Invalid mode configuration (core configuration) interrupt mask.

Configure the ME\_IM[M\_ICONF\_CC] field register.

- 0 Invalid mode interrupt is masked.
- 1 Invalid mode interrupt is enabled.

This event is generated if a write access to one of the ME\_CCTLn

registers is attempted while a mode transition is in progress.

Note: Implementation Specific Parameter.

Table 4-91. Attribute MculnvalidCoreConfiguration (MculnterruptTransition) detailed description

| Property      | Value                                     |
|---------------|-------------------------------------------|
| Label         | Invalid Core Configuration Mode Interrupt |
| Туре          | BOOLEAN                                   |
| Origin        | Custom                                    |
| Symbolic Name | false                                     |
| Default       | false                                     |

#### 4.9.14 Form McuInterruptEvents

Configuration for different interrupts handled by MCU. Note: Implementation specific Container.

**Is included by form :** Form McuModuleConfiguration



Figure 4-17. Tresos Plugin snapshot for McuInterruptEvents form.

#### 4.9.14.1 McuAlternateResetEvent (McuInterruptEvents)

Some events can generate an interrupt from MC\_RGM.

Note: Implementation Specific Parameter.

Table 4-92. Attribute McuAlternateResetEvent (McuInterruptEvents) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Alternate Event Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

#### 4.9.15 Form McuPlatformFlashConfig

This container contains the specific configuration (parameters) of the flash memory array. Note: Implementation Specific Container.

Is included by form: Form McuModuleConfiguration



Figure 4-18. Tresos Plugin snapshot for McuPlatformFlashConfig form. User Manual, Rev. 1.0

#### 4.9.15.1 McuPort0Master15Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-93. Attribute McuPort0Master15Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port0 Master15 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.2 McuPort0Master14Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-94. Attribute McuPort0Master14Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port0 Master14 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.3 McuPort0Master13Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-95. Attribute McuPort0Master13Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port0 Master13 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.4 McuPort0Master12Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-96. Attribute McuPort0Master12Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |  |
|---------------|-------------------------|--|
| Label         | Port0 Master12 Prefetch |  |
| Туре          | BOOLEAN                 |  |
| Origin        | Custom                  |  |
| Symbolic Name | false                   |  |
| Default       | false                   |  |

#### 4.9.15.5 McuPort0Master11Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-97. Attribute McuPort0Master11Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port0 Master11 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.6 McuPort0Master10Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-98. Attribute McuPort0Master10Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port0 Master10 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.7 McuPort0Master9Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-99. Attribute McuPort0Master9Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master9 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.8 McuPort0Master8Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-100. Attribute McuPort0Master8Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master8 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.9 McuPort0Master7Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-101. Attribute McuPort0Master7Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master7 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.10 McuPort0Master6Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-102. Attribute McuPort0Master6Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master6 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

User Manual, Rev. 1.0

138

#### 4.9.15.11 McuPort0Master5Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-103. Attribute McuPort0Master5Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master5 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.12 McuPort0Master4Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-104. Attribute McuPort0Master4Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master4 Prefetch |
| Type          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.13 McuPort0Master3Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-105. Attribute McuPort0Master3Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master3 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.14 McuPort0Master2Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-106. Attribute McuPort0Master2Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |  |
|---------------|------------------------|--|
| Label         | Port0 Master2 Prefetch |  |
| Туре          | BOOLEAN                |  |
| Origin        | Custom                 |  |
| Symbolic Name | false                  |  |
| Default       | false                  |  |

#### 4.9.15.15 McuPort0Master1Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-107. Attribute McuPort0Master1Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master1 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.16 McuPort0Master0Prefetch (McuPlatformFlashConfig)

PFCR1[P0\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-108. Attribute McuPort0Master0Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port0 Master0 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.17 McuPort0DataPrefetch (McuPlatformFlashConfig)

PFCR1[P0\_DPFEN] field register configuration. This field enables or disables prefetching initiated by a data read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by a data read access. 1 - Prefetching may be triggered by any data read access. Note: Implementation Specific Parameter.

Table 4-109. Attribute McuPort0DataPrefetch (McuPlatformFlashConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Port0 Data Prefetch |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

#### 4.9.15.18 McuPort0InstructionPrefetch (McuPlatformFlashConfig)

PFCR1[P0\_IPFEN] field register configuration. This bit enables or disables prefetching initiated by an instruction read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by an instruction read access. 1 - Prefetching may be triggered by any instruction read access. Note: Implementation Specific Parameter.

Table 4-110. Attribute McuPort0InstructionPrefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Port0 Instruction Prefetch |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

#### 4.9.15.19 McuPort0PrefetchLimit (McuPlatformFlashConfig)

PFCR1[P0\_PFLIM] field register configuration. This field controls the prefetch algorithm used by the prefetch controller.

This field defines a limit on the maximum number of sequential prefetches which will be attempted between buffer misses.

In all situations when enabled, only a single prefetch is initiated on each buffer miss or hit.

#### 00

-No prefetching is performed.

#### 01

-The referenced line is prefetched on a buffer miss, that is, prefetch on miss.

#### 1x

-The referenced line is prefetched on a buffer miss, or the next sequential page is prefetched on a buffer hit (if not already present), that is, prefetch on miss or hit.

Note: Implementation Specific Parameter.

Table 4-111. Attribute McuPort0PrefetchLimit (McuPlatformFlashConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Port0 Prefetch Limit |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |

#### McuPort0ReadBufferEnable (McuPlatformFlashConfig) 4.9.15.20

PFCR1[P0 BFEN] field register configuration. This bit enables or disables line read buffer hits. It is also used to invalidate the buffers. 0 - The line read buffers are disabled from satisfying read requests, and all buffer valid bits are cleared. 1 - The line read buffers are enabled to satisfy read requests on hits. Buffer valid bits may be set when the buffers are successfully filled. Note: Implementation Specific Parameter.

Table 4-112. Attribute McuPort0ReadBufferEnable (McuPlatformFlashConfig) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Port0 Line Read Buffer Enable |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | true                          |

#### McuPort1Master15Prefetch (McuPlatformFlashConfig) 4.9.15.21

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-113. Attribute McuPort1Master15Prefetch (McuPlatformFlashConfig) detailed description

| Property | Value                   |
|----------|-------------------------|
| Label    | Port1 Master15 Prefetch |
| Туре     | BOOLEAN                 |

Table continues on the next page...

User Manual, Rev. 1.0 **NXP Semiconductors** 143

Table 4-113. Attribute McuPort1Master15Prefetch (McuPlatformFlashConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

#### 4.9.15.22 McuPort1Master14Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-114. Attribute McuPort1Master14Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port1 Master14 Prefetch |
| Type          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.23 McuPort1Master13Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-115. Attribute McuPort1Master13Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port1 Master13 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.24 McuPort1Master12Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-116. Attribute McuPort1Master12Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port1 Master12 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.9.15.25 McuPort1Master11Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-117. Attribute McuPort1Master11Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port1 Master11 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

# 4.9.15.26 McuPort1Master10Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-118. Attribute McuPort1Master10Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port1 Master10 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

# 4.9.15.27 McuPort1Master9Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-119. Attribute McuPort1Master9Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master9 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.28 McuPort1Master8Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-120. Attribute McuPort1Master8Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master8 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.29 McuPort1Master7Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-121. Attribute McuPort1Master7Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master7 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.30 McuPort1Master6Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-122. Attribute McuPort1Master6Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master6 Prefetch |
| Type          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.31 McuPort1Master5Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-123. Attribute McuPort1Master5Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master5 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.32 McuPort1Master4Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-124. Attribute McuPort1Master4Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master4 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

### 4.9.15.33 McuPort1Master3Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-125. Attribute McuPort1Master3Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master3 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.34 McuPort1Master2Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-126. Attribute McuPort1Master2Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master2 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.35 McuPort1Master1Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-127. Attribute McuPort1Master1Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master1 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.36 McuPort1Master0Prefetch (McuPlatformFlashConfig)

PFCR2[P1\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-128. Attribute McuPort1Master0Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port1 Master0 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.37 McuPort1DataPrefetch (McuPlatformFlashConfig)

PFCR2[P1\_DPFEN] field register configuration. This field enables or disables prefetching initiated by a data read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by a data read access. 1 - Prefetching may be triggered by any data read access. Note: Implementation Specific Parameter.

Table 4-129. Attribute McuPort1DataPrefetch (McuPlatformFlashConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Port1 Data Prefetch |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

#### 4.9.15.38 McuPort1InstructionPrefetch (McuPlatformFlashConfig)

PFCR2[P1\_IPFEN] field register configuration. This bit enables or disables prefetching initiated by an instruction read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by an instruction read access. 1 - Prefetching may be triggered by any instruction read access. Note: Implementation Specific Parameter.

Table 4-130. Attribute McuPort1InstructionPrefetch (McuPlatformFlashConfig) detailed description

| Property | Value                      |
|----------|----------------------------|
| Label    | Port1 Instruction Prefetch |
| Туре     | BOOLEAN                    |

Table continues on the next page...

Table 4-130. Attribute McuPort1InstructionPrefetch (McuPlatformFlashConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

# 4.9.15.39 McuPort1PrefetchLimit (McuPlatformFlashConfig)

PFCR2[P1\_PFLIM] field register configuration. This field controls the prefetch algorithm used by the prefetch controller.

This field defines a limit on the maximum number of sequential prefetches which will be attempted between buffer misses.

In all situations when enabled, only a single prefetch is initiated on each buffer miss or hit.

#### 00

-No prefetching is performed.

#### 01

-The referenced line is prefetched on a buffer miss, that is, prefetch on miss.

#### 1x

-The referenced line is prefetched on a buffer miss, or the next sequential page is prefetched on a buffer hit (if not already present), that is, prefetch on miss or hit.

Note: Implementation Specific Parameter.

Table 4-131. Attribute McuPort1PrefetchLimit (McuPlatformFlashConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Port1 Prefetch Limit |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |

User Manual, Rev. 1.0

#### 4.9.15.40 McuPort1ReadBufferEnable (McuPlatformFlashConfig)

PFCR2[P1\_BFEN] field register configuration. This bit enables or disables line read buffer hits. It is also used to invalidate the buffers. 0 - The line read buffers are disabled from satisfying read requests, and all buffer valid bits are cleared. 1 - The line read buffers are enabled to satisfy read requests on hits. Buffer valid bits may be set when the buffers are successfully filled. Note: Implementation Specific Parameter.

Table 4-132. Attribute McuPort1ReadBufferEnable (McuPlatformFlashConfig) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Port1 Line Read Buffer Enable |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | true                          |

# 4.9.15.41 McuPort2Master15Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-133. Attribute McuPort2Master15Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port2 Master15 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.42 McuPort2Master14Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-134. Attribute McuPort2Master14Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port2 Master14 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.43 McuPort2Master13Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-135. Attribute McuPort2Master13Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port2 Master13 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

# 4.9.15.44 McuPort2Master12Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-136. Attribute McuPort2Master12Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port2 Master12 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

# 4.9.15.45 McuPort2Master11Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-137. Attribute McuPort2Master11Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |  |
|---------------|-------------------------|--|
| Label         | Port2 Master11 Prefetch |  |
| Туре          | BOOLEAN                 |  |
| Origin        | Custom                  |  |
| Symbolic Name | false                   |  |
| Default       | false                   |  |

#### 4.9.15.46 McuPort2Master10Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-138. Attribute McuPort2Master10Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Port2 Master10 Prefetch |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.15.47 McuPort2Master9Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-139. Attribute McuPort2Master9Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master9 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.48 McuPort2Master8Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-140. Attribute McuPort2Master8Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master8 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.49 McuPort2Master7Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-141. Attribute McuPort2Master7Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master7 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.50 McuPort2Master6Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-142. Attribute McuPort2Master6Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master6 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.51 McuPort2Master5Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-143. Attribute McuPort2Master5Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master5 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.52 McuPort2Master4Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-144. Attribute McuPort2Master4Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master4 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.53 McuPort2Master3Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-145. Attribute McuPort2Master3Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master3 Prefetch |
| Type          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.54 McuPort2Master2Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-146. Attribute McuPort2Master2Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master2 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.15.55 McuPort2Master1Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-147. Attribute McuPort2Master1Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master1 Prefetch |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.56 McuPort2Master0Prefetch (McuPlatformFlashConfig)

PFCR4[P2\_MxPFE] field register configuration. Master x Prefetch Enable. 0 - No prefetching may be triggered by this master. 1 - Prefetching may be triggered by this master. Note: Implementation Specific Parameter.

Table 4-148. Attribute McuPort2Master0Prefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Port2 Master0 Prefetch |
| Type          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.15.57 McuPort2DataPrefetch (McuPlatformFlashConfig)

PFCR4[P2\_DPFEN] field register configuration. This field enables or disables prefetching initiated by a data read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by a data read access. 1 - Prefetching may be triggered by any data read access. Note: Implementation Specific Parameter.

Table 4-149. Attribute McuPort2DataPrefetch (McuPlatformFlashConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Port2 Data Prefetch |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

# 4.9.15.58 McuPort2InstructionPrefetch (McuPlatformFlashConfig)

PFCR4[P2\_IPFEN] field register configuration. This bit enables or disables prefetching initiated by an instruction read access. This field is cleared by hardware reset. 0 - No prefetching is triggered by an instruction read access. 1 - Prefetching may be triggered by any instruction read access. Note: Implementation Specific Parameter.

Table 4-150. Attribute McuPort2InstructionPrefetch (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Port2 Instruction Prefetch |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

#### 4.9.15.59 McuPort2PrefetchLimit (McuPlatformFlashConfig)

PFCR4[P2\_PFLIM] field register configuration. This field controls the prefetch algorithm used by the prefetch controller.

This field defines a limit on the maximum number of sequential prefetches which will be attempted between buffer misses.

In all situations when enabled, only a single prefetch is initiated on each buffer miss or hit.

#### 00

-No prefetching is performed.

#### 01

-The referenced line is prefetched on a buffer miss, that is, prefetch on miss.

#### 1x

-The referenced line is prefetched on a buffer miss, or the next sequential page is prefetched on a buffer hit (if not already present), that is, prefetch on miss or hit.

Note: Implementation Specific Parameter.

Table 4-151. Attribute McuPort2PrefetchLimit (McuPlatformFlashConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Port2 Prefetch Limit |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |

#### 4.9.15.60 McuPort2ReadBufferEnable (McuPlatformFlashConfig)

PFCR4[P2\_BFEN] field register configuration. This bit enables or disables line read buffer hits. It is also used to invalidate the buffers. 0 - The line read buffers are disabled from satisfying read requests, and all buffer valid bits are cleared. 1 - The line read buffers are enabled to satisfy read requests on hits. Buffer valid bits may be set when the buffers are successfully filled. Note: Implementation Specific Parameter.

Table 4-152. Attribute McuPort2ReadBufferEnable (McuPlatformFlashConfig) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Port2 Line Read Buffer Enable |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | true                          |

# 4.9.15.61 McuPort0PageBufferConfiguration (McuPlatformFlashConfig)

PFCR3[P0\_WCFG] field register configuration. This field controls the configuration of the four page buffers in the PFLASH controller. The buffers can be organized as a "pool" of available resources, or with a fixed partition between instruction and data buffers. 00 - All four buffers are available for any flash access, that is, there is no partitioning of the buffers based on the access type. 01 - Reserved. 10 - The buffers are partitioned into two groups with buffers 0 and 1 allocated for instruction fetches and buffers 2 and 3 for data accesses. 11 - The buffers are partitioned into two groups with buffers 0, 1, 2 allocated for instruction fetches and buffer 3 for data accesses. Note: Implementation Specific Parameter.

Table 4-153. Attribute McuPort0PageBufferConfiguration (McuPlatformFlashConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Port0 Page Buffer Configuration |
| Туре          | INTEGER                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | 0                               |

# 4.9.15.62 McuPort1PageBufferConfiguration (McuPlatformFlashConfig)

PFCR3[P1\_WCFG] field register configuration. This field controls the configuration of the four page buffers in the PFLASH controller. The buffers can be organized as a "pool" of available resources, or with a fixed partition between instruction and data buffers. 00 - All four buffers are available for any flash access, that is, there is no partitioning of the

User Manual, Rev. 1.0

buffers based on the access type. 01 - Reserved. 10 - The buffers are partitioned into two groups with buffers 0 and 1 allocated for instruction fetches and buffers 2 and 3 for data accesses. 11 - The buffers are partitioned into two groups with buffers 0, 1, 2 allocated for instruction fetches and buffer 3 for data accesses. Note: Implementation Specific Parameter.

Table 4-154. Attribute McuPort1PageBufferConfiguration (McuPlatformFlashConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Port1 Page Buffer Configuration |
| Туре          | INTEGER                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | 0                               |

# 4.9.15.63 McuPort2PageBufferConfiguration (McuPlatformFlashConfig)

PFCR3[P2\_WCFG] field register configuration. This field controls the configuration of the four page buffers in the PFLASH controller. The buffers can be organized as a "pool" of available resources, or with a fixed partition between instruction and data buffers. 00 - Both buffers are available for any flash access, that is, there is no partitioning of the buffers based onthe access type. 01 - Reserved. 10 - The buffers are partitioned into two groups with buffer 0 allocated for instruction fetches and buffer 1 for data accesses. 11 - Reserved. Note: Implementation Specific Parameter.

Table 4-155. Attribute McuPort2PageBufferConfiguration (McuPlatformFlashConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Port2 Page Buffer Configuration |
| Туре          | INTEGER                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | 0                               |

#### 4.9.15.64 McuBAFDisable (McuPlatformFlashConfig)

PFCR2[BAF\_DIS] field register configuration. BAF Disable. This field controls executable access to the BAF (Boot Assist Flash) region of the flash. Once this field is set, attempted instruction accesses targeting the BAF region are aborted and terminated with a system bus error. 0 - Executable access to the BAF flash region is allowed. 1 - Executable access to the BAF flash region is prohibited. Note: Implementation Specific Parameter.

Table 4-156. Attribute McuBAFDisable (McuPlatformFlashConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | BAF Disable |
| Туре          | BOOLEAN     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | false       |

#### 4.9.15.65 McuFlashArbitrationMode (McuPlatformFlashConfig)

PFLASH\_PFCR3[ARBM] field register configuration.

Arbitration Mode. This 4-bit field controls the arbitration of concurrent flash access requests from the three AHB ports of the flash memory controller. In both fixed priority or round-robin modes, write requests are prioritized higher than read requests, and read requests are prioritized higher than speculative prefetch requests whenever multiple ports issue concurrent requests.

Table 4-157. Detailed description.

| Value | Meaning                                      |
|-------|----------------------------------------------|
| 0000  | Fixed priority arbitration with AHB p0>p1>p2 |
| 0001  | Fixed priority arbitration with AHB p0>p2>p1 |
| 0010  | Fixed priority arbitration with AHB p2>p0>p1 |
| 0011  | Fixed priority arbitration with AHB p2>p1>p0 |
| 0100  | Fixed priority arbitration with AHB p1>p0>p2 |
| 0101  | Fixed priority arbitration with AHB p1>p2>p0 |

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-158. Attribute McuFlashArbitrationMode (McuPlatformFlashConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Arbitration Mode |
| Туре          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 0                |

#### 4.9.15.66 McuMaster0AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-159. Attribute McuMaster0AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master0 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

## 4.9.15.67 McuMaster1AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-160. Attribute McuMaster1AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master1 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

#### 4.9.15.68 McuMaster2AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-161. Attribute McuMaster2AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master2 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

## 4.9.15.69 McuMaster3AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-162. Attribute McuMaster3AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master3 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

#### 4.9.15.70 McuMaster4AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-163. Attribute McuMaster4AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master4 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

## 4.9.15.71 McuMaster5AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-164. Attribute McuMaster5AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master5 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

#### 4.9.15.72 McuMaster6AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-165. Attribute McuMaster6AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master6 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

## 4.9.15.73 McuMaster7AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-166. Attribute McuMaster7AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master7 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

#### 4.9.15.74 McuMaster8AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-167. Attribute McuMaster8AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master8 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

## 4.9.15.75 McuMaster9AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-168. Attribute McuMaster9AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Master9 Access Protection |
| Туре          | INTEGER                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | 3                         |

#### 4.9.15.76 McuMaster10AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-169. Attribute McuMaster10AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master10 Access Protection |
| Туре          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

## 4.9.15.77 McuMaster11AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-170. Attribute McuMaster11AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master11 Access Protection |
| Туре          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

# 4.9.15.78 McuMaster12AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-171. Attribute McuMaster12AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master12 Access Protection |
| Туре          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

# 4.9.15.79 McuMaster13AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-172. Attribute McuMaster13AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master13 Access Protection |
| Туре          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

#### 4.9.15.80 McuMaster14AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-173. Attribute McuMaster14AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master14 Access Protection |
| Type          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

# 4.9.15.81 McuMaster15AccessProt (McuPlatformFlashConfig)

PFAPR[MxAP] field register configuration. Master x Access Protection. This field controls whether read and write accesses to the flash are allowed based on the master number of the initiating module. 00 - No accesses may be performed by this master. 01 - Only read accesses may be performed by this master. 10 - Only write accesses may be performed by this master. 11 - Both read and write accesses may be performed by this master. Note: Implementation Specific Parameter.

Table 4-174. Attribute McuMaster15AccessProt (McuPlatformFlashConfig) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Master15 Access Protection |
| Туре          | INTEGER                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | 3                          |

# 4.9.16 Form McuResetConfig

The reset generation module (MC\_RGM) centralizes the different reset sources and manages the reset sequence of the device. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form Mcu D LVD LV PD2 COLD ResetSource
- Form Mcu D HVD LV COLD ResetSource
- Form Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource
- Form Mcu D Z2 DBG ResetSource
- Form Mcu\_D\_Z4B\_DBG\_ResetSource
- Form Mcu\_D\_Z4A\_DBG\_ResetSource
- Form Mcu\_BE\_FCCU\_SHORT\_ResetSource
- Form Mcu\_BE\_FCCU\_LONG\_ResetSource
- Form Mcu\_D\_CMU\_OLR\_ResetSource
- Form Mcu\_D\_JTAG\_FUNC\_ResetSource
- Form Mcu\_D\_NMI\_WKPU\_ResetSource
- Form Mcu\_SS\_SOFT\_FUNC\_ResetSource
- Form Mcu\_BE\_HSM\_FUNC\_ResetSource
- Form Mcu\_SS\_EXR\_ResetSource

173



Figure 4-19. Tresos Plugin snapshot for McuResetConfig form.

# 4.9.16.1 McuResetType (McuResetConfig)

This parameter selects the type of the reset to be performed through the McuPerformReset API. A "destructive" reset source is associated with an event related to a critical - usually hardware - error or dysfunction. When a "destructive" reset event occurs, the full reset sequence is applied to the device starting from PHASE0. This resets the full device ensuring a safe start-up state for both digital and analog modules. A "functional" reset source is associated with an event related to a less-critical - usually non-hardware - error or dysfunction. When a "functional" reset event occurs, a partial reset sequence is applied to the device starting from PHASE1. In this case, most digital modules are reset normally, while analog modules or specific digital modules (e.g. debug modules, flash modules) state is preserved.

Table 4-175. Attribute McuResetType (McuResetConfig) detailed description

| Property      | Value                               |
|---------------|-------------------------------------|
| Label         | Mcu Reset Type                      |
| Туре          | ENUMERATION                         |
| Origin        | Custom                              |
| Symbolic Name | false                               |
| Default       | FunctionalReset                     |
| Range         | FunctionalReset<br>DestructiveReset |

\_\_\_\_\_\_

#### 4.9.16.2 McuFunctResetEscThreshold (McuResetConfig)

RGM\_FRET[FRET] field configuration. Threshold for a functional reset escalation to a destructive reset. Note: Implementation Specific Parameter.

Table 4-176. Attribute McuFunctResetEscThreshold (McuResetConfig) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | Mcu Functional Reset Threshold |
| Туре          | INTEGER                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | 15                             |

# 4.9.16.3 McuDestResetEscThreshold (McuResetConfig)

RGM\_FRET[DRET] field configuration.

This register sets the threshold for 'destructive' reset escalation to keeping the chip in the reset state until the next power-on reset triggers a new reset sequence.

Note: Implementation Specific Parameter.

Table 4-177. Attribute McuDestResetEscThreshold (McuResetConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Mcu Destructive Reset Threshold |
| Type          | INTEGER                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | 15                              |

#### 4.9.16.4 Form Mcu D LVD LV PD2 COLD ResetSource

LVD\_LV\_PD2\_COLD reset configuration.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

#### Is included by form: Form McuResetConfig



Figure 4-20. Tresos Plugin snapshot for Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource form.

#### 4.9.16.4.1 McuDisableReset (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource)

RGM\_FERD[D\_LVD\_LV\_PD2\_COLD] field configuration.

Disable temperature sensor destructive reset.

- 0 A LVD LV PD2 COLD reset event generates a reset.
- 1 A LVD LV PD2 COLD reset event generates a SAFE mode or an interrupt request.

Note: Implementation Specific Parameter.

Table 4-178. Attribute McuDisableReset (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Disable D_LVD_LV_PD2_COLD Reset |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | false                           |

# 4.9.16.4.2 McuEnableInterruptSafe (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource)

RGM\_FEAR[AR\_LVD\_LV\_PD2\_COLD] field configuration.

Alternate Request for temperature sensor destructive reset.

0 - Generate a SAFE mode request.

#### 1 - Generate an interrupt request.

Note: Implementation Specific Parameter.

Table 4-179. Attribute McuEnableInterruptSafe (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

#### 4.9.16.4.3 McuResetPhase (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource)

RGM\_FESS[SS\_LVD\_LV\_PD2\_cold] field configuration. Short Sequence for voltage out of range functional reset. 0 - The reset sequence triggered by a voltage out of range functional reset event will start from PHASE1. 1 - The reset sequence triggered by a voltage out of range functional reset event will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-180. Attribute McuResetPhase (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Type          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

### 4.9.16.4.4 McuResetPin (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource)

RGM\_FBRE[BE\_LVD\_LV\_PD2\_cold] field configuration. Bidirectional Reset Enable for PD2 LVD at Cold Point. 0 - ESR0\_B is asserted on a PD2 LVD at cold point event if the reset is enabled. 1 - ESR0\_B is not asserted on a PD2 LVD at cold point event. Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

176

177

Table 4-181. Attribute McuResetPin (Mcu\_D\_LVD\_LV\_PD2\_COLD\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

#### 4.9.16.5 Form Mcu\_D\_HVD\_LV\_COLD\_ResetSource

HVD\_LV\_COLD reset configuration.

Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-21. Tresos Plugin snapshot for Mcu\_D\_HVD\_LV\_COLD\_ResetSource form.

#### 4.9.16.5.1 McuDisableReset (Mcu\_D\_HVD\_LV\_COLD\_ResetSource)

RGM\_FERD[D\_HVD\_LV\_COLD] field configuration. Disable voltage out of range functional reset. 0 - A High Voltage Detect event triggers a reset. 1 - A High Voltage Detect event generates either a SAFE mode or an interrupt request depending on the value of RGM\_FEAR[D\_HVD\_LV\_COLD]. Note: Implementation Specific Parameter.

Table 4-182. Attribute McuDisableReset (Mcu\_D\_HVD\_LV\_COLD\_ResetSource) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Disable D_HVD_LV_COLD Event Reset |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

#### 4.9.16.5.2 McuEnableInterruptSafe (Mcu\_D\_HVD\_LV\_COLD\_ResetSource)

RGM\_FEAR[AR\_HVD\_LV\_COLD] field configuration. Alternate Request for HVD\_LV\_COLD reset. 0 - Generate a SAFE mode request on a High Voltage Detect event if the reset is disabled. 1 - Generate an interrupt request on a High Voltage Detect event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-183. Attribute McuEnableInterruptSafe (Mcu\_D\_HVD\_LV\_COLD\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

#### 4.9.16.5.3 McuResetPhase (Mcu\_D\_HVD\_LV\_COLD\_ResetSource)

RGM\_FESS[SS\_HVD\_LV\_cold] field configuration. Short Sequence for voltage out of range functional reset. 0 - The reset sequence triggered by a voltage out of range functional reset event will start from PHASE1. 1 - The reset sequence triggered by a voltage out of range functional reset event will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-184. Attribute McuResetPhase (Mcu\_D\_HVD\_LV\_COLD\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

# 4.9.16.6 Form Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource

Temperature sensor functional reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-22. Tresos Plugin snapshot for Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource form.

#### 4.9.16.6.1 McuDisableReset (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource)

RGM\_FERD[D\_LVD\_IO\_A\_HI] field register value. Disable LVD IO A HI reset. 0 - A LVD IO A HI reset event generates a reset. 1 - A LVD IO A HI reset event generates a SAFE mode or an interrupt request. Note: Implementation Specific Parameter.

Table 4-185. Attribute McuDisableReset (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Disable LVD_IO_A_HI Event Reset |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | false                           |

#### 4.9.16.6.2 McuEnableInterruptSafe (Mcu D\_LVD\_IO\_A\_HI\_ResetSource)

RGM\_FEAR[AR\_LVD\_IO\_A\_HI] field register value.

Alternate Request for temperature sensor functional reset.

- 0 Generate a SAFE mode request on a LVD IO A HI event if the reset is disabled.
- 1 Generate an interrupt request on a LVD IO A HI event if the reset is disabled.

Note: Implementation Specific Parameter.

Table 4-186. Attribute McuEnableInterruptSafe (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource) detailed description

| Property | Value                |
|----------|----------------------|
| Label    | ISR(1)/SAFE(0) Event |
| Туре     | BOOLEAN              |
| Origin   | Custom               |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-186. Attribute McuEnableInterruptSafe (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |
| Default       | false |

#### 4.9.16.6.3 McuResetPhase (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource)

RGM\_FESS[SS\_LVD\_IO\_A\_HI] field register value.

Short Sequence for temperature sensor functional reset.

- 0 The reset sequence triggered by a LVD IO A HI reset event will start from PHASE1.
- 1 The reset sequence triggered by a LVD IO A HI reset event will start from PHASE3, skipping PHASE1 and PHASE2.

Note: Implementation Specific Parameter.

Table 4-187. Attribute McuResetPhase (Mcu\_D\_LVD\_IO\_A\_HI\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

#### 4.9.16.7 Form Mcu\_D\_Z2\_DBG\_ResetSource

Z2 debug reset

Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-23. Tresos Plugin snapshot for Mcu\_D\_Z2\_DBG\_ResetSource form.

#### 4.9.16.7.1 McuDisableReset (Mcu\_D\_Z2\_DBG\_ResetSource)

RGM\_FERD[D\_Z2\_DBG] field register value. Disable Z2 Debug 0 - A Z2 Debug event generates a reset. 1 - A Z2 Debug event generates a SAFE mode or an interrupt request. Note: Implementation Specific Parameter.

Table 4-188. Attribute McuDisableReset (Mcu\_D\_Z2\_DBG\_ResetSource) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Disable D_Z2_DBG Event Reset |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

## 4.9.16.7.2 McuEnableInterruptSafe (Mcu\_D\_Z2\_DBG\_ResetSource)

RGM\_FEAR[AR\_Z2\_DBG] field configuration. Alternate Request for Z2\_DBG reset. 0 - Generate a SAFE mode request on a Z2 Debug event if the reset is disabled. 1 - Generate an interrupt request on a Z2 Debug event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-189. Attribute McuEnableInterruptSafe (Mcu\_D\_Z2\_DBG\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

## 4.9.16.7.3 McuResetPhase (Mcu\_D\_Z2\_DBG\_ResetSource)

RGM\_FESS[SS\_Z2\_DBG] field register value.

Short Sequence for Z2 Debug Reset

- 0 The reset sequence triggered by a Z2 Debug Reset event will start from PHASE1.
- 1 The reset sequence triggered by a Z2 Debug Reset event will start from PHASE3, skipping PHASE1 and PHASE2.

Note: Implementation Specific Parameter.

Table 4-190. Attribute McuResetPhase (Mcu\_D\_Z2\_DBG\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Type          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.7.4 McuResetPin (Mcu\_D\_Z2\_DBG\_ResetSource)

RGM\_FBRE[BE\_Z2\_DBG] field configuration. Bidirectional Reset Enable for Z2 debug reset. 0 - ESR0\_B is asserted on a Z2 debug reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a Z2 debug reset event. Note: Implementation Specific Parameter.

Table 4-191. Attribute McuResetPin (Mcu\_D\_Z2\_DBG\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.8 Form Mcu\_D\_Z4B\_DBG\_ResetSource

Z4B debug reset

Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-24. Tresos Plugin snapshot for Mcu\_D\_Z4B\_DBG\_ResetSource form.

## 4.9.16.8.1 McuDisableReset (Mcu\_D\_Z4B\_DBG\_ResetSource)

RGM\_FERD[D\_Z4B\_DBG] field register value. Disable Z4B Debug 0 - A Z4B Debug event generates a reset. 1 - A Z4B Debug event generates a SAFE mode or an interrupt request. Note: Implementation Specific Parameter.

Table 4-192. Attribute McuDisableReset (Mcu\_D\_Z4B\_DBG\_ResetSource) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Disable D_Z4B_DBG Event Reset |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

## 4.9.16.8.2 McuEnableInterruptSafe (Mcu\_D\_Z4B\_DBG\_ResetSource)

RGM\_FEAR[AR\_Z4B\_DBG] field configuration. Alternate Request for Z4B\_DBG reset. 0 - Generate a SAFE mode request on a Z4B Debug event if the reset is disabled. 1 - Generate an interrupt request on a Z4B Debug event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-193. Attribute McuEnableInterruptSafe (Mcu\_D\_Z4B\_DBG\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

#### 4.9.16.8.3 McuResetPhase (Mcu\_D\_Z4B\_DBG\_ResetSource)

RGM\_FESS[SS\_Z4B\_DBG] field register value.

Short Sequence for Z4B Debug Reset

- 0 The reset sequence triggered by a Z4B Debug Reset event will start from PHASE1.
- 1 The reset sequence triggered by a Z4B Debug Reset event will start from PHASE3, skipping PHASE1 and PHASE2.

Note: Implementation Specific Parameter.

Table 4-194. Attribute McuResetPhase (Mcu\_D\_Z4B\_DBG\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.8.4 McuResetPin (Mcu\_D\_Z4B\_DBG\_ResetSource)

RGM\_FBRE[BE\_Z4B\_DBG] field configuration. Bidirectional Reset Enable for Z4B debug reset. 0 - ESR0\_B is asserted on a Z4B debug reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a Z4B debug reset event. Note: Implementation Specific Parameter.

185

Table 4-195. Attribute McuResetPin (Mcu\_D\_Z4B\_DBG\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.9 Form Mcu\_D\_Z4A\_DBG\_ResetSource

Z4A debug reset

Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-25. Tresos Plugin snapshot for Mcu\_D\_Z4A\_DBG\_ResetSource form.

## 4.9.16.9.1 McuDisableReset (Mcu\_D\_Z4A\_DBG\_ResetSource)

RGM\_FERD[D\_Z4A\_DBG] field register value. Disable Z4A Debug 0 - A Z4A Debug event generates a reset. 1 - A Z4A Debug event generates a SAFE mode or an interrupt request. Note: Implementation Specific Parameter.

Table 4-196. Attribute McuDisableReset (Mcu\_D\_Z4A\_DBG\_ResetSource) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Disable D_Z4A_DBG Event Reset |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

## 4.9.16.9.2 McuEnableInterruptSafe (Mcu\_D\_Z4A\_DBG\_ResetSource)

RGM\_FEAR[AR\_Z4A\_DBG] field configuration. Alternate Request for Z4A\_DBG reset. 0 - Generate a SAFE mode request on a Z4A Debug event if the reset is disabled. 1 - Generate an interrupt request on a Z4A Debug event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-197. Attribute McuEnableInterruptSafe (Mcu\_D\_Z4A\_DBG\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

## 4.9.16.9.3 McuResetPhase (Mcu\_D\_Z4A\_DBG\_ResetSource)

RGM\_FESS[SS\_Z4A\_DBG] field register value.

Short Sequence for Z4A Debug Reset

- 0 The reset sequence triggered by a Z4A Debug Reset event will start from PHASE1.
- 1 The reset sequence triggered by a Z4A Debug Reset event will start from PHASE3, skipping PHASE1 and PHASE2.

Note: Implementation Specific Parameter.

Table 4-198. Attribute McuResetPhase (Mcu\_D\_Z4A\_DBG\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Type          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.9.4 McuResetPin (Mcu\_D\_Z4A\_DBG\_ResetSource)

RGM\_FBRE[BE\_Z4A\_DBG] field configuration. Bidirectional Reset Enable for Z4A debug reset. 0 - ESR0\_B is asserted on a Z4A debug reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a Z4A debug reset event. Note: Implementation Specific Parameter.

Table 4-199. Attribute McuResetPin (Mcu\_D\_Z4A\_DBG\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.10 Form Mcu\_BE\_FCCU\_SHORT\_ResetSource

FCCU Short Functional Reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-26. Tresos Plugin snapshot for Mcu\_BE\_FCCU\_SHORT\_ResetSource form.

## 4.9.16.10.1 McuResetPin (Mcu\_BE\_FCCU\_SHORT\_ResetSource)

RGM\_FBRE[BE\_FCCU\_SHORT] field configuration. Bidirectional Reset Enable for FCCU Short Functional Reset. 0 - ESR0\_B is asserted on a FCCU short functional reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a FCCU Short Functional Reset event. Note: Implementation Specific Parameter.

Table 4-200. Attribute McuResetPin (Mcu\_BE\_FCCU\_SHORT\_ResetSource) detailed description

| Property | Value             |
|----------|-------------------|
| Label    | ESR0_B Pin Assert |
| Туре     | BOOLEAN           |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-200. Attribute McuResetPin (Mcu\_BE\_FCCU\_SHORT\_ResetSource) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | true   |

## 4.9.16.11 Form Mcu\_BE\_FCCU\_LONG\_ResetSource

FCCU Long Functional Reset. Note: Implementation Specific Parameter.

Is included by form : Form McuResetConfig



Figure 4-27. Tresos Plugin snapshot for Mcu\_BE\_FCCU\_LONG\_ResetSource form.

## 4.9.16.11.1 McuResetPin (Mcu\_BE\_FCCU\_LONG\_ResetSource)

RGM\_FBRE[BE\_FCCU\_LONG] field configuration. Bidirectional Reset Enable for FCCU Long Functional Reset. 0 - ESR0\_B is asserted on a FCCU long functional reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a FCCU Long Functional Reset event. Note: Implementation Specific Parameter.

Table 4-201. Attribute McuResetPin (Mcu\_BE\_FCCU\_LONG\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

#### 4.9.16.12 Form Mcu D CMU OLR ResetSource

OSC Frequency less than RC reset

Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-28. Tresos Plugin snapshot for Mcu\_D\_CMU\_OLR\_ResetSource form.

## 4.9.16.12.1 McuDisableReset (Mcu\_D\_CMU\_OLR\_ResetSource)

RGM\_FERD[D\_CMU\_OLR] field register value. Disable Z4A Debug 0 - OSC Frequency less than RC event triggers a reset sequence. 1 - OSC Frequency less than RC event generates either a SAFE mode or an interrupt request. Note: Implementation Specific Parameter.

Table 4-202. Attribute McuDisableReset (Mcu\_D\_CMU\_OLR\_ResetSource) detailed description

| Property      | Value                                          |
|---------------|------------------------------------------------|
| Label         | Disable OSC Frequency less than RC Event Reset |
| Туре          | BOOLEAN                                        |
| Origin        | Custom                                         |
| Symbolic Name | false                                          |
| Default       | false                                          |

## 4.9.16.12.2 McuEnableInterruptSafe (Mcu\_D\_CMU\_OLR\_ResetSource)

RGM\_FEAR[AR\_CMU\_OLR] field configuration. Alternate Request for OSC Frequency less than RC reset. 0 - Generate a SAFE mode request on a OSC Frequency less than RC event if the reset is disabled. 1 - Generate an interrupt request on a OSC Frequency less than RC event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-203. Attribute McuEnableInterruptSafe (Mcu\_D\_CMU\_OLR\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

## 4.9.16.12.3 McuResetPhase (Mcu\_D\_CMU\_OLR\_ResetSource)

RGM\_FESS[SS\_CMU\_OLR] field register value.

Short Sequence for OSC Frequency less than RC

- 0 The reset sequence triggered by a OSC Frequency less than RC event will start from PHASE1.
- 1 The reset sequence triggered by a OSC Frequency less than RC event will start from PHASE3, skipping PHASE1 and PHASE2.

Note: Implementation Specific Parameter.

Table 4-204. Attribute McuResetPhase (Mcu\_D\_CMU\_OLR\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.12.4 McuResetPin (Mcu\_D\_CMU\_OLR\_ResetSource)

RGM\_FBRE[BE\_CMU\_OLR] field configuration. Bidirectional Reset Enable for OSC Frequency less than RC. 0 - ESR0\_B is asserted on a OSC Frequency less than RC event if the reset is enabled. 1 - ESR0\_B is not asserted on a OSC Frequency less than RC event. Note: Implementation Specific Parameter.

Table 4-205. Attribute McuResetPin (Mcu\_D\_CMU\_OLR\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

#### 4.9.16.13 Form Mcu D JTAG FUNC ResetSource

Disable JTAG Functional reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-29. Tresos Plugin snapshot for Mcu\_D\_JTAG\_FUNC\_ResetSource form.

## 4.9.16.13.1 McuDisableReset (Mcu\_D\_JTAG\_FUNC\_ResetSource)

RGM\_FERD[D\_JTAG\_FUNC] field register value. Disable JTAG functional reset. 0 - A JTAG functional reset event triggers a reset sequence. 1 - A JTAG functional reset event generates either a SAFE mode or an interrupt request depending on the value of RGM\_FEAR.AR\_JTAG\_FUNC. Note: Implementation Specific Parameter.

Table 4-206. Attribute McuDisableReset (Mcu\_D\_JTAG\_FUNC\_ResetSource) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Disable JTAG_FUNC Event Reset |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

## 4.9.16.13.2 McuEnableInterruptSafe (Mcu\_D\_JTAG\_FUNC\_ResetSource)

RGM\_FEAR[AR\_JTAG\_FUNC] field register value. Alternate Request for JTAG functional reset. 0 - Generate a SAFE mode request on a JTAG functional reset event if the reset is disabled. 1 - Generate an interrupt request on a JTAG functional reset event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-207. Attribute McuEnableInterruptSafe (Mcu\_D\_JTAG\_FUNC\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

# 4.9.16.13.3 McuResetPhase (Mcu\_D\_JTAG\_FUNC\_ResetSource)

RGM\_FESS[SS\_JTAG\_FUNC] field register value. Short Sequence for JTAG functional reset. 0 - The reset sequence triggered by a JTAG functional reset event will start from PHASE1. 1 - The reset sequence triggered by a JTAG functional reset event will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-208. Attribute McuResetPhase (Mcu\_D\_JTAG\_FUNC\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Type          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

# 4.9.16.13.4 McuResetPin (Mcu\_D\_JTAG\_FUNC\_ResetSource)

RGM\_FBRE[BE\_JTAG\_FUNC] field configuration. Bidirectional Reset Enable for JTAG Function. 0 - ESR0\_B is asserted on a JTAG Function event if the reset is enabled. 1 - ESR0\_B is not asserted on a JTAG Function event. Note: Implementation Specific Parameter.

Table 4-209. Attribute McuResetPin (Mcu\_D\_JTAG\_FUNC\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

#### 4.9.16.14 Form Mcu D NMI WKPU ResetSource

Non Maskable Interrupt from Wakeup Unit. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-30. Tresos Plugin snapshot for Mcu\_D\_NMI\_WKPU\_ResetSource form.

# 4.9.16.14.1 McuDisableReset (Mcu\_D\_NMI\_WKPU\_ResetSource)

RGM\_FERD[D\_NMI\_WKPU] field register value. Disable Non Maskable Interrupt from Wakeup Unit. 0 - A Non Maskable Interrupt from Wakeup Unit event triggers a reset sequence. 1 - A Non Maskable Interrupt from Wakeup Unit event generates either a SAFE mode or an interrupt request depending on the value of RGM\_FEAR.AR\_JTAG\_FUNC. Note: Implementation Specific Parameter.

Table 4-210. Attribute McuDisableReset (Mcu\_D\_NMI\_WKPU\_ResetSource) detailed description

| Property      | Value                                           |
|---------------|-------------------------------------------------|
| Label         | Disable Non Maskable Interrupt from Wakeup Unit |
| Туре          | BOOLEAN                                         |
| Origin        | Custom                                          |
| Symbolic Name | false                                           |
| Default       | false                                           |

#### 4.9.16.14.2 McuEnableInterruptSafe (Mcu\_D\_NMI\_WKPU\_ResetSource)

RGM\_FEAR[AR\_NMI\_WKPU] field register value. Alternate Request for Non Maskable Interrupt from Wakeup Unit. 0 - Generate a SAFE mode request on a Non Maskable Interrupt from Wakeup Unit event if the reset is disabled. 1 - Generate an interrupt request on a Non Maskable Interrupt from Wakeup Unit event if the reset is disabled. Note: Implementation Specific Parameter.

Table 4-211. Attribute McuEnableInterruptSafe (Mcu\_D\_NMI\_WKPU\_ResetSource) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | ISR(1)/SAFE(0) Event |
| Туре          | BOOLEAN              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | false                |

## 4.9.16.14.3 McuResetPhase (Mcu\_D\_NMI\_WKPU\_ResetSource)

RGM\_FESS[SS\_NMI\_WKPU] field register value. Short Sequence for Non Maskable Interrupt 3 Wakeup Unit. 0 - The reset sequence will start from PHASE1. 1 - The reset sequence will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-212. Attribute McuResetPhase (Mcu\_D\_NMI\_WKPU\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.14.4 McuResetPin (Mcu\_D\_NMI\_WKPU\_ResetSource)

RGM\_FBRE[BE\_NMI\_WKPU] field configuration. Bidirectional Reset Enable for JTAG Function. 0 - ESR0\_B is asserted on Non Maskable Interrupt from Wakeup Unit event if the reset is enabled. 1 - ESR0\_B is not asserted on Non Maskable Interrupt from Wakeup Unit event. Note: Implementation Specific Parameter.

Table 4-213. Attribute McuResetPin (Mcu\_D\_NMI\_WKPU\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.15 Form Mcu\_SS\_SOFT\_FUNC\_ResetSource

Software Functional reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-31. Tresos Plugin snapshot for Mcu\_SS\_SOFT\_FUNC\_ResetSource form.

## 4.9.16.15.1 McuResetPhase (Mcu\_SS\_SOFT\_FUNC\_ResetSource)

RGM\_FESS[SS\_SOFT\_FUNC] field register value. Short Sequence for SWT2 timeout reset. 0 - The reset sequence will start from PHASE1. 1 - The reset sequence will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-214. Attribute McuResetPhase (Mcu\_SS\_SOFT\_FUNC\_ResetSource) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Reset Phase        |
| Type          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

## 4.9.16.15.2 McuResetPin (Mcu\_SS\_SOFT\_FUNC\_ResetSource)

RGM\_FBRE[BE\_SOFT\_FUNC] field configuration. Bidirectional Reset Enable for Software Generated Functional Reset. 0 - ESR0\_B is asserted on a Software generated destructive reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a Software generated destructive reset event. Note: Implementation Specific Parameter.

Table 4-215. Attribute McuResetPin (Mcu\_SS\_SOFT\_FUNC\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.16 Form Mcu BE HSM FUNC ResetSource

HSM Generated Functional Reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-32. Tresos Plugin snapshot for Mcu\_BE\_HSM\_FUNC\_ResetSource form.

#### 4.9.16.16.1 McuResetPin (Mcu\_BE\_HSM\_FUNC\_ResetSource)

RGM\_FBRE[BE\_HSM\_FUNC] field configuration. Bidirectional Reset Enable for HSM Generated Functional Reset. 0 - ESR0\_B is asserted on a HSM genrated functional reset event if the reset is enabled. 1 - ESR0\_B is not asserted on a HSM genrated functional reset event. Note: Implementation Specific Parameter.

Table 4-216. Attribute McuResetPin (Mcu\_BE\_HSM\_FUNC\_ResetSource) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | ESR0_B Pin Assert |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

## 4.9.16.17 Form Mcu\_SS\_EXR\_ResetSource

External Reset. Note: Implementation Specific Parameter.

Is included by form: Form McuResetConfig



Figure 4-33. Tresos Plugin snapshot for Mcu\_SS\_EXR\_ResetSource form.

## 4.9.16.17.1 McuResetPhase (Mcu\_SS\_EXR\_ResetSource)

RGM\_FESS[SS\_EXR] field register value. Short Sequence for External Reset. 0 - The reset sequence will start from PHASE1. 1 - The reset sequence will start from PHASE3, skipping PHASE1 and PHASE2. Note: Implementation Specific Parameter.

Table 4-217. Attribute McuResetPhase (Mcu\_SS\_EXR\_ResetSource) detailed description

| Property | Value       |
|----------|-------------|
| Label    | Reset Phase |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-217. Attribute McuResetPhase (Mcu\_SS\_EXR\_ResetSource) detailed description (continued)

| Property      | Value              |
|---------------|--------------------|
| Туре          | ENUMERATION        |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | PHASE_1            |
| Range         | PHASE_1<br>PHASE_3 |

#### 4.9.17 Form McuPowerControl

Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

• Form McuPmcRamDomain\_Config

• Form McuPmcMisc\_Config



Figure 4-34. Tresos Plugin snapshot for McuPowerControl form.

## 4.9.17.1 Form McuPmcRamDomain\_Config

RAM Domain Configuration.

Note: Implementation Specific Parameter.

Is included by form: Form McuPowerControl

User Manual, Rev. 1.0



Figure 4-35. Tresos Plugin snapshot for McuPmcRamDomain\_Config form.

## 4.9.17.1.1 McuPmcRdCr\_MemSleep (McuPmcRamDomain\_Config)

PMCDIG\_RDCR[MEM\_SLEEP\_EN]

When set, will enable the Sleep state for memories. Program this bit in STOP/IOP\_STOP to take advantage of memory sleep state.

0 - MEM\_SLEEP disabled.

1 - MEM\_SLEEP enabled.

Note: Implementation Specific Parameter.

Table 4-218. Attribute McuPmcRdCr\_MemSleep (McuPmcRamDomain\_Config) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Memory Sleep Enable |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |

## 4.9.17.1.2 McuPmcRdCr\_PadKeep (McuPmcRamDomain\_Config)

PMCDIG\_RDCR[PAD\_KEEP\_EN]

Enables the PAD keeping functionality where some Standby PADs can retain their configuration while in Power gated Modes (Standby).

## 0 - PAD Keeping functionality disabled.

## 1 - PAD Keeping functionality enabled.

Note: Implementation Specific Parameter.

Table 4-219. Attribute McuPmcRdCr\_PadKeep (McuPmcRamDomain\_Config) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | PAD Keeper Enable |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |

## 4.9.17.1.3 McuPmcRdCr\_Rd64Ret (McuPmcRamDomain\_Config)

PMCDIG\_RDCR[RD64\_RET].

Retains 64K RAM while in Standby Mode.

- 0 Switch to RAM supplies Opened (RAM cut is shut off), only 8K are left.
- 1 Switch to RAM supplies closed.

Note: Implementation Specific Parameter.

Table 4-220. Attribute McuPmcRdCr\_Rd64Ret (McuPmcRamDomain\_Config) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | RAM Domain 64K Retention |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |

## 4.9.17.1.4 McuPmcRdCr\_Rd128Ret (McuPmcRamDomain\_Config)

PMCDIG\_RDCR[RD128\_RET].

Retains 128K RAM while in Standby Mode.

- 0 Switch to RAM supplies Opened (RAM cut is shut off).
- 1 Switch to RAM supplies closed.

Note: Implementation Specific Parameter.

Table 4-221. Attribute McuPmcRdCr\_Rd128Ret (McuPmcRamDomain\_Config) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | RAM Domain 128K Retention |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |

## 4.9.17.1.5 McuPmcRdCr\_Rd256Ret (McuPmcRamDomain\_Config)

PMCDIG\_RDCR[RD256\_RET].

Retains 256K RAM while in Standby Mode.

0 - Switch to RAM supplies Opened (RAM cut is shut off)>

1 - Switch to RAM supplies closed.

Note: Implementation Specific Parameter.

Table 4-222. Attribute McuPmcRdCr\_Rd256Ret (McuPmcRamDomain\_Config) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | RAM Domain 256K Retention |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |

## 4.9.17.2 Form McuPmcMisc\_Config

MISC Control Register.

Note: Implementation Specific Parameter.

Is included by form: Form McuPowerControl

User Manual, Rev. 1.0



Figure 4-36. Tresos Plugin snapshot for McuPmcMisc\_Config form.

#### 4.9.17.2.1 McuPmcMcr\_FlashLpFastExistDis (McuPmcMisc\_Config)

PMCDIG\_MCR[FLASH\_LP\_FAST\_EXIT\_DIS]

Flash Low Power Fast Exit Disable

When set, the Flash will not be enabled for fast wakeup sequences. This results in increased wakeup times for Flash but in turn enables a Robust Wakeup sequence.

Note: Implementation Specific Parameter.

Table 4-223. Attribute McuPmcMcr\_FlashLpFastExistDis (McuPmcMisc\_Config) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | FLASH_LP_FAST_EXIT_DIS |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |

# 4.9.17.2.2 McuPmcMcr\_LvdPd2ColdRee (McuPmcMisc\_Config)

PMCDIG\_MCR[LVD\_PD2\_COLD\_REE]

LVD\_PD2 Cold Point Flag Reset Event Enable

Enables the LVD\_PD2 Cold Point Flag functional reset source to RGM if set.

Note: Please ensure before entering STANDBY0 or LPU\_RUN Mode, PMCDIG\_MCR[LVD\_PD2\_COLD\_REE] bit is programmed to 0 (Eraata ERR010447).

Note: Implementation Specific Parameter.

Table 4-224. Attribute McuPmcMcr\_LvdPd2ColdRee (McuPmcMisc\_Config) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | LVD_PD2_COLD_REE |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |

## 4.9.17.2.3 McuPmcMcr\_HvdRee (McuPmcMisc\_Config)

PMCDIG\_MCR[HVD\_REE]

**HVD** Reset Event Enable

Enables the HVD functional reset source to RGM if set.

Note: Implementation Specific Parameter.

Table 4-225. Attribute McuPmcMcr\_HvdRee (McuPmcMisc\_Config) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | HVD_REE |
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |

# 4.9.17.2.4 McuPmcMcr\_LvdIoHiRee (McuPmcMisc\_Config)

PMCDIG\_MCR[LVD\_IO\_HI\_REE]

**HVD** Reset Event Enable

Enables the HVD functional reset source to RGM if set.

Note: Please ensure before entering STANDBY0 or LPU\_RUN Mode, PMCDIG\_MCR[LVD\_IO\_HI\_REE] bit is programmed to 0 (Eraata ERR010447).

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-226. Attribute McuPmcMcr\_LvdloHiRee (McuPmcMisc\_Config) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | LVD_IO_HI_REE |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |

# 4.9.18 Form McuClockSettingConfig

This container contains the configuration for the Clock settings of the MCU.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form McuFIRC
- Form McuSIRC
- Form McuSXOSC
- Form McuFXOSC
- Form McuProgClkSwitch
- Form McuCLKOUT1
- Form McuAuxClock2
- Form McuAuxClock4
- Form McuAuxClock5
- Form McuAuxClock6
- Form McuAuxClock8
- Form McuAuxClock9
- Form McuPll\_0
- Form McuEMIOS
- Form McuClkMonitor\_0
- Form McuFlash
- Form McuRam
- Form McuClockReferencePoint



Figure 4-37. Tresos Plugin snapshot for McuClockSettingConfig form.

# 4.9.18.1 McuClockSettingId (McuClockSettingConfig)

The Id of this McuClockSettingConfig to be used as argument for the API call Mcu\_InitClock().

Table 4-227. Attribute McuClockSettingId (McuClockSettingConfig) detailed description

| Property | Value                |
|----------|----------------------|
| Label    | Mcu Clock Setting Id |
| Туре     | INTEGER              |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-227. Attribute McuClockSettingId (McuClockSettingConfig) detailed description (continued)

| Property      | Value           |
|---------------|-----------------|
| Origin        | AUTOSAR_ECUC    |
| Symbolic Name | true            |
| Invalid       | Range <=255 >=0 |

# 4.9.18.2 McuClksysClockMcuControl (McuClockSettingConfig)

- 0 System clock tree is NOT under mcu control.
- 1 System clock is under mcu control.

If this is set to false, the MCU code will not configure the system clock registers when Mcu\_InitClock is called

Note: Implementation Specific Parameter.

Table 4-228. Attribute McuClksysClockMcuControl (McuClockSettingConfig) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | System clock under MCU control |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | true                           |

## 4.9.18.3 McuSystemClockSwitch (McuClockSettingConfig)

System Clock Select. Configure the ME\_mode\_MC[SYSCLK] register field.

Note: Implementation Specific Parameter.

Table 4-229. Attribute McuSystemClockSwitch (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | System Clock Select |
| Туре          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |

# 4.9.18.4 McuSystemClockF160Freq (McuClockSettingConfig)

This is the frequency for the F160 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-230. Attribute McuSystemClockF160Freq (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | F160 Frequency (Hz) |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

# 4.9.18.5 McuSystemClkDiv0\_En (McuClockSettingConfig)

CGM\_SC\_DC0[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-231. Attribute McuSystemClkDiv0\_En (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | S160 Divider Enable |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | true                |

# 4.9.18.6 McuSystemClkDiv\_Divider0 (McuClockSettingConfig)

CGM\_SC\_DC0[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider0-1).

This field controlls the S160 clock.

Note: Implementation Specific Parameter.

Table 4-232. Attribute McuSystemClkDiv\_Divider0 (McuClockSettingConfig) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | S160 divider |
| Туре          | INTEGER      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | 1            |

# 4.9.18.7 McuSystemClockS160Freq (McuClockSettingConfig)

This is the frequency for the S160 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-233. Attribute McuSystemClockS160Freq (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | S160 Frequency (Hz) |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

209

## 4.9.18.8 McuSystemClkDiv1\_En (McuClockSettingConfig)

CGM\_SC\_DC1[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-234. Attribute McuSystemClkDiv1\_En (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | S80 Divider Enable |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

## 4.9.18.9 McuSystemClkDiv\_Divider1 (McuClockSettingConfig)

CGM\_SC\_DC1[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider1-1).

This field controlls the S80 clock.

Note: Implementation Specific Parameter.

Table 4-235. Attribute McuSystemClkDiv\_Divider1 (McuClockSettingConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | S80 divider |
| Туре          | INTEGER     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | 2           |

## 4.9.18.10 McuSystemClockS80Freq (McuClockSettingConfig)

This is the frequency for the S80 core clock.

Value calculated for user info. It is given in Hz.

NXP Semiconductors

User Manual, Rev. 1.0

Note: Implementation Specific Parameter.

Table 4-236. Attribute McuSystemClockS80Freq (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | S80 Frequency (Hz) |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

## 4.9.18.11 McuSystemClkDiv2\_En (McuClockSettingConfig)

CGM\_SC\_DC2[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-237. Attribute McuSystemClkDiv2\_En (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | S40 Divider Enable |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

# 4.9.18.12 McuSystemClkDiv\_Divider2 (McuClockSettingConfig)

CGM\_SC\_DC2[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider2-1).

This field controlls the S40 clock.

Note: Implementation Specific Parameter.

Table 4-238. Attribute McuSystemClkDiv\_Divider2 (McuClockSettingConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | S40 divider |
| Туре          | INTEGER     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | 4           |

# 4.9.18.13 McuSystemClockS40Freq (McuClockSettingConfig)

This is the frequency for the S40 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-239. Attribute McuSystemClockS40Freq (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | S40 Frequency (Hz) |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

## 4.9.18.14 McuSystemClkDiv3\_En (McuClockSettingConfig)

CGM\_SC\_DC3[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-240. Attribute McuSystemClkDiv3\_En (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F40 Divider Enable |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

User Manual, Rev. 1.0

## 4.9.18.15 McuSystemClkDiv\_Divider3 (McuClockSettingConfig)

CGM\_SC\_DC3[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider3-1).

This field controlls the F40 clock.

Note: Implementation Specific Parameter.

Table 4-241. Attribute McuSystemClkDiv\_Divider3 (McuClockSettingConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | F40 divider |
| Туре          | INTEGER     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | 4           |

# 4.9.18.16 McuSystemClockF40Freq (McuClockSettingConfig)

This is the frequency for the F40 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-242. Attribute McuSystemClockF40Freq (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F40 Frequency (Hz) |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

213

## 4.9.18.17 McuSystemClkDiv4\_En (McuClockSettingConfig)

CGM\_SC\_DC4[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-243. Attribute McuSystemClkDiv4\_En (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F80 Divider Enable |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

## 4.9.18.18 McuSystemClkDiv\_Divider4 (McuClockSettingConfig)

CGM\_SC\_DC4[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider4-1).

This field controlls the F80 clock.

Note: Implementation Specific Parameter.

Table 4-244. Attribute McuSystemClkDiv\_Divider4 (McuClockSettingConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | F80 divider |
| Туре          | INTEGER     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | 2           |

## 4.9.18.19 McuSystemClockF80Freq (McuClockSettingConfig)

This is the frequency for the F80 core clock.

Value calculated for user info. It is given in Hz.

NXP Semiconductors

User Manual, Rev. 1.0

Note: Implementation Specific Parameter.

Table 4-245. Attribute McuSystemClockF80Freq (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F80 Frequency (Hz) |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

## 4.9.18.20 McuSystemClkDiv5\_En (McuClockSettingConfig)

CGM\_SC\_DC5[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-246. Attribute McuSystemClkDiv5\_En (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | FS80 Divider Enable |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | true                |

# 4.9.18.21 McuSystemClkDiv\_Divider5 (McuClockSettingConfig)

CGM\_SC\_DC5[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider5-1).

This field controlls the FS80 clock.

Note: Implementation Specific Parameter.

Table 4-247. Attribute McuSystemClkDiv\_Divider5 (McuClockSettingConfig) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | FS80 divider |
| Туре          | INTEGER      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | 2            |

# 4.9.18.22 McuSystemClockFS80Freq (McuClockSettingConfig)

This is the frequency for the FS80 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-248. Attribute McuSystemClockFS80Freq (McuClockSettingConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | FS80 Frequency (Hz) |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

## 4.9.18.23 McuSystemClkDiv6\_En (McuClockSettingConfig)

CGM\_SC\_DC6[DE] field register. System clock divider 0. 0 - Disable system clock divider 0. 1 - Enable system clock divider 0. Note: Implementation Specific Parameter.

Table 4-249. Attribute McuSystemClkDiv6\_En (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F20 Divider Enable |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

User Manual, Rev. 1.0

## 4.9.18.24 McuSystemClkDiv\_Divider6 (McuClockSettingConfig)

CGM\_SC\_DC6[DIV] field register.

Register is configured with (McuSystemClkDiv\_Divider6-1).

This field controlls the F20 clock.

Note: Implementation Specific Parameter.

Table 4-250. Attribute McuSystemClkDiv\_Divider6 (McuClockSettingConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | F20 divider |
| Туре          | INTEGER     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | 8           |

# 4.9.18.25 McuSystemClockF20Freq (McuClockSettingConfig)

This is the frequency for the F20 core clock.

Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-251. Attribute McuSystemClockF20Freq (McuClockSettingConfig) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | F20 Frequency (Hz) |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

## 4.9.18.26 McuClkSetFXOSC\_En (McuClockSettingConfig)

0 - FXOSC is disabled in this mode. 1 - FXOSC is enabled in this mode and can be used as a clock source. Note: Implementation Specific Parameter.

Table 4-252. Attribute McuClkSetFXOSC\_En (McuClockSettingConfig) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FXOSC Enabled |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | true          |

# 4.9.18.27 McuClkSetSXOSC\_En (McuClockSettingConfig)

0 - SXOSC is disabled in this mode. 1 - SXOSC is enabled in this mode and can be used as a clock source. Note: Implementation Specific Parameter.

Table 4-253. Attribute McuClkSetSXOSC\_En (McuClockSettingConfig) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | SXOSC Enabled |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | true          |

# 4.9.18.28 McuClkSetFIRCOSC\_En (McuClockSettingConfig)

0 - FIRCOSC is disabled in this mode. 1 - FIRCOSC is enabled in this mode and can be used as a clock source. Note: Implementation Specific Parameter.

Table 4-254. Attribute McuClkSetFIRCOSC\_En (McuClockSettingConfig) detailed description

| Property | Value           |
|----------|-----------------|
| Label    | FIRCOSC Enabled |
| Туре     | BOOLEAN         |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-254. Attribute McuClkSetFIRCOSC\_En (McuClockSettingConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | true   |

# 4.9.18.29 McuClkSetSIRCOSC\_En (McuClockSettingConfig)

0 - SIRCOSC is disabled in this mode. 1 - SIRCOSC is enabled in this mode and can be used as a clock source. Note: Implementation Specific Parameter.

Table 4-255. Attribute McuClkSetSIRCOSC\_En (McuClockSettingConfig) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | SIRCOSC Enabled |
| Туре          | BOOLEAN         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | true            |

# 4.9.18.30 McuClkSetPLL0\_En (McuClockSettingConfig)

0 - PLL0 is disabled in this mode. 1 - PLL0 is enabled in this mode and can be used as a clock source. Note: Implementation Specific Parameter.

Table 4-256. Attribute McuClkSetPLL0\_En (McuClockSettingConfig) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | PLL0 Enabled |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

### 4.9.18.31 Form McuFIRC

This container contains the specific configuration of the FIRC Oscillator configuration. Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-38. Tresos Plugin snapshot for McuFIRC form.

### 4.9.18.31.1 McuFIRCUnderMcuControl (McuFIRC)

Set this to TRUE if FIRC is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-257. Attribute McuFIRCUnderMcuControl (McuFIRC) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | FIRC under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

### 4.9.18.31.2 McuFIRC\_Div (McuFIRC)

The FIRC Divider bits select the clock divider factor.

The FIRC\_CTL[FIRCDIV] register is written with (FIRC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-258. Attribute McuFIRC\_Div (McuFIRC) detailed description

| Property      | Value    |
|---------------|----------|
| Label         | FIRC Div |
| Туре          | INTEGER  |
| Origin        | Custom   |
| Symbolic Name | false    |
| Default       | 1        |

# 4.9.18.31.3 McuFIRC\_DivOutputValue (McuFIRC)

The FIRC Output value, after the divider factor.

Note: Implementation Specific Parameter.

Table 4-259. Attribute McuFIRC\_DivOutputValue (McuFIRC) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | FIRC Output Value |
| Туре          | FLOAT             |
| Origin        | Custom            |
| Symbolic Name | false             |

#### 4.9.18.32 Form McuSIRC

This container contains the specific configuration of the SIRC Oscillator configuration. Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-39. Tresos Plugin snapshot for McuSIRC form.

# 4.9.18.32.1 McuSIRCUnderMcuControl (McuSIRC)

Set this to TRUE if SIRC is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-260. Attribute McuSIRCUnderMcuControl (McuSIRC) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | SIRC under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

### 4.9.18.32.2 McuSIRC\_Div (McuSIRC)

The SIRC Divider bits select the clock divider factor.

The SIRC\_CTL[SIRCDIV] register is written with (SIRC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-261. Attribute McuSIRC\_Div (McuSIRC) detailed description

| Property      | Value    |
|---------------|----------|
| Label         | SIRC Div |
| Туре          | INTEGER  |
| Origin        | Custom   |
| Symbolic Name | false    |
| Default       | 1        |

### 4.9.18.32.3 McuSIRC\_DivOutputValue (McuSIRC)

The SIRC Divider bits select the clock divider factor.

The SIRC\_CTL[SIRCDIV] register is written with (SIRC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-262. Attribute McuSIRC\_DivOutputValue (McuSIRC) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | SIRC Output Value |
| Туре          | FLOAT             |
| Origin        | Custom            |
| Symbolic Name | false             |

#### 4.9.18.33 Form McuSXOSC

This container contains the specific configuration of the SXOSC Oscillator configuration. Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-40. Tresos Plugin snapshot for McuSXOSC form.

# 4.9.18.33.1 McuSXOSCUnderMcuControl (McuSXOSC)

Set this to TRUE if SXOSC is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-263. Attribute McuSXOSCUnderMcuControl (McuSXOSC) detailed description

| Property | Value                   |
|----------|-------------------------|
| Label    | SXOSC under MCU control |
| Туре     | BOOLEAN                 |

Table continues on the next page...

Table 4-263. Attribute McuSXOSCUnderMcuControl (McuSXOSC) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | true   |

### 4.9.18.33.2 McuSXOSC\_OSCBYP (McuSXOSC)

Oscillator start-up delay bypass - SXOSC\_CTL[OSCBYP].

This bit specifies whether to bypass the EOCV counter, which provides startup stabilization time for the crystal oscillator. When this bit is set, the oscillator starts immediately when the SXOSC is selected, instead of waiting for the stabilization time to elapse. The user can only set this bit. System reset is needed to clear this bit.

Table 4-264. Detailed description.

| 0 | The EOCV counter is not bypassed, and the oscillator starts after the stabilization period has elapsed. |
|---|---------------------------------------------------------------------------------------------------------|
| 1 | The EOCV counter is bypassed, and the oscillator starts immediately.                                    |

Note: Implementation Specific Parameter.

Table 4-265. Attribute McuSXOSC\_OSCBYP (McuSXOSC) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | Oscillator start-up delay bypass |
| Туре          | BOOLEAN                          |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | false                            |

# 4.9.18.33.3 McuSXOSC\_ALC (McuSXOSC)

Auto level control - SXOSC\_CTL[ALC].

The ALC bit controls the current provided to the crystal.

User Manual, Rev. 1.0

#### Table 4-266. Detailed description.

| 0 | Auto level control disable |
|---|----------------------------|
| 1 | Auto level control enable  |

Note: Implementation Specific Parameter.

Table 4-267. Attribute McuSXOSC\_ALC (McuSXOSC) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Auto level control |
| Type          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | false              |

# 4.9.18.33.4 McuSXOSC\_EOCV (McuSXOSC)

End of Counter Value - SXOSC\_CTL[EOCV]

These bits specify the end of the count value to be used for comparison by the SXOSC stabilization counter

Note: Implementation Specific Parameter.

Table 4-268. Attribute McuSXOSC\_EOCV (McuSXOSC) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | EOCV    |
| Туре          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 0       |

# 4.9.18.33.5 McuSXOSC\_M\_OSC (McuSXOSC)

SXOSC clock interrupt mask - SXOSC\_CTL[M\_OSC].

225

#### Table 4-269. Detailed description.

| 0 | SXOSC clock interrupt is masked  |
|---|----------------------------------|
| 1 | SXOSC clock interrupt is enabled |

Note: Implementation Specific Parameter.

Table 4-270. Attribute McuSXOSC\_M\_OSC (McuSXOSC) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | SXOSC clock interrupt mask |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

### 4.9.18.33.6 McuSXOSC\_Div (McuSXOSC)

The SXOSC Divider bits select the clock divider factor.

The SXOSC\_CTL[OSCDIV] register is written with (SXOSC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-271. Attribute McuSXOSC\_Div (McuSXOSC) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | SXOSC Div |
| Туре          | INTEGER   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | 1         |

### 4.9.18.33.7 McuSXOSC\_DivOutputValue (McuSXOSC)

The SXOSC Divider bits select the clock divider factor.

The SXOSC\_CTL[SXOSC] register is written with (SXOSC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-272. Attribute McuSXOSC\_DivOutputValue (McuSXOSC) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | SXOSC Output Value |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

#### 4.9.18.34 Form McuFXOSC

This container contains the specific configuration of the FXOSC Oscillator configuration. Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-41. Tresos Plugin snapshot for McuFXOSC form.

### 4.9.18.34.1 McuFXOSCUnderMcuControl (McuFXOSC)

Set this to TRUE if FXOSC is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-273. Attribute McuFXOSCUnderMcuControl (McuFXOSC) detailed description

| Property | Value                   |
|----------|-------------------------|
| Label    | FXOSC under MCU control |
| Туре     | BOOLEAN                 |

Table continues on the next page...

227

Table 4-273. Attribute McuFXOSCUnderMcuControl (McuFXOSC) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | true   |

### 4.9.18.34.2 McuFXOSC\_OSCBYP (McuFXOSC)

Crystal Oscillator bypass - FXOSC\_CTL[OSCBYP].

Table 4-274. Detailed description.

| 0 | Oscillator output is used as root clock. |
|---|------------------------------------------|
| 1 | EXTAL is used as root clock.             |

Note: Implementation Specific Parameter.

Table 4-275. Attribute McuFXOSC\_OSCBYP (McuFXOSC) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Crystal Oscillator bypass |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

# 4.9.18.34.3 McuFXOSC\_OSCM (McuFXOSC)

Crystal Oscillator Mode - FXOSC\_CTL[OSCM].

This bit selects the oscillator mode when not in bypass.

Table 4-276. Detailed description.

| 0(unchecked) | FSP mode (full swing pierce mode)      |
|--------------|----------------------------------------|
| 1(checked)   | LCP mode (loop controlled pierce mode) |

Note: Implementation Specific Parameter.

Table 4-277. Attribute McuFXOSC\_OSCM (McuFXOSC) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Crystal Oscillator Mode |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | true                    |

# 4.9.18.34.4 McuFXOSC\_EOCV (McuFXOSC)

End of Counter Value - FXOSC\_CTL[EOCV]

These bits specify the end of the count value to be used for comparison by the SXOSC stabilization counter

Note: Implementation Specific Parameter.

Table 4-278. Attribute McuFXOSC\_EOCV (McuFXOSC) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | EOCV    |
| Туре          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 0       |

# 4.9.18.34.5 McuFXOSC\_M\_OSC (McuFXOSC)

SXOSC clock interrupt mask - FXOSC\_CTL[M\_OSC].

Table 4-279. Detailed description.

| 0 | FXOSC clock interrupt is masked  |
|---|----------------------------------|
| 1 | FXOSC clock interrupt is enabled |

Note: Implementation Specific Parameter.

Table 4-280. Attribute McuFXOSC\_M\_OSC (McuFXOSC) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | FXOSC clock interrupt mask |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

#### 4.9.18.34.6 McuFXOSC\_Div (McuFXOSC)

The FXOSC Divider bits select the clock divider factor.

The FXOSC\_CTL[OSCDIV] register is written with (FXOSC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-281. Attribute McuFXOSC\_Div (McuFXOSC) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | FXOSC Div |
| Туре          | INTEGER   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | 1         |

## 4.9.18.34.7 McuFXOSC\_DivOutputValue (McuFXOSC)

The FXOSC Divider bits select the clock divider factor.

The FXOSC\_CTL[FXOSC] register is written with (FXOSC Div) - 1.

Note: Implementation Specific Parameter.

Table 4-282. Attribute McuFXOSC\_DivOutputValue (McuFXOSC) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | FXOSC Output Value |
| Туре          | FLOAT              |
| Origin        | Custom             |
| Symbolic Name | false              |

User Manual, Rev. 1.0

# 4.9.18.35 Form McuProgClkSwitch

This container provides the specific configuration for Progresisve Clock Switch. Note: Implementation Specific Container.

Is included by form: Form McuClockSettingConfig

#### **Included forms:**

• Form McuPcsConfig



Figure 4-42. Tresos Plugin snapshot for McuProgClkSwitch form.

#### 4.9.18.35.1 McuProgresSwitchDuration (McuProgClkSwitch)

CGM\_PCS\_SDUR register configuration. This value defines the duration of one PCS clock switch step in terms of 16 MHz int. RC osc. cycles. Note: Implementation Specific Parameter.

Table 4-283. Attribute McuProgresSwitchDuration (McuProgClkSwitch) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Progressive Switch Duration |
| Туре          | INTEGER                     |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Default       | 0                           |

# 4.9.18.35.2 Form McuPcsConfig

This register defines the rate of frequency change and initial change value for the progressive system clock switching when switching the system clock source to or from the XOSC\_CLK on ramp-up and ramp-down, respectively Note: Implementation Specific Container.

Is included by form: Form McuProgClkSwitch



Figure 4-43. Tresos Plugin snapshot for McuPcsConfig form.

#### 4.9.18.35.2.1 McuPCS\_Name (McuPcsConfig)

CGM\_PCS\_DIVCx register configuration name. This is the name of the PCS module. Note: Implementation Specific Parameter.

Table 4-284. Attribute McuPCS\_Name (McuPcsConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | PCS Divider Change Name |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.35.2.2 McuPCS\_DivInit (McuPcsConfig)

CGM\_PCS\_DIVCx[INIT] register configuration. This is initial change value of the clock divider for the clock ramp-up phase when switching to the 8-40 MHz crystal osc. Note: Implementation Specific Parameter.

Table 4-285. Attribute McuPCS\_DivInit (McuPcsConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | PCS Divider Change Init |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 999                     |

### 4.9.18.35.2.3 McuPCS\_DivRate (McuPcsConfig)

CGM\_PCS\_DIVCx[RATE] register configuration. This value controls the change value of the clock divider for the clock ramp-up and ramp-down phase when switching to/from the 8-40 MHz crystal osc. Note: Implementation Specific Parameter.

Table 4-286. Attribute McuPCS\_DivRate (McuPcsConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | PCS Divider Change Rate |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 0                       |

#### 4.9.18.35.2.4 McuPCS\_DivStart (McuPcsConfig)

CGM\_PCS\_DIVSx register configuration. This is the start value of the clock divider for the clock ramp-up phase when switching to the crystal osc. Note: Implementation Specific Parameter.

Table 4-287. Attribute McuPCS\_DivStart (McuPcsConfig) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | PCS Divider Start |
| Туре          | INTEGER           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | 999               |

### 4.9.18.35.2.5 McuPCS\_DivEnd (McuPcsConfig)

CGM\_PCS\_DIVSx register configuration. Divider End Value - This is the clock divider end value for the clock ramp-down phase when switching from the crystal osc. Note: Implementation Specific Parameter.

Table 4-288. Attribute McuPCS\_DivEnd (McuPcsConfig) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | PCS Divider End |
| Туре          | INTEGER         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | 999             |

User Manual, Rev. 1.0

#### 4.9.18.36 Form McuCLKOUT1

This container enables and selects the configuration clocks for CLKOUT1.

Note: Implementation Specific Parameter.

Note: The configuration for CLKOUT1 is implemented following workaround of errata ERR010609 (CLKOUT\_1 dividers may become stuck if clock selection is changed while dividers with divide by 2 are operational)

Steps to configure for CLKOUT1 is implemented the following:

- 1. Disable the CLKOUT\_1 clock divider by writing to MC\_CGM\_CLKOUT1\_DC0[DE] = 0b0
- 2. Change the CLKOUT\_1 clock source selection to FIRC (MC\_CGM\_CLKOUT1\_SC[SELCTL] = 0b1001)
- 3. Select the desired clock source as the CLKOUT\_1
- 4. Configure and enable the corresponding CLKOUT\_1 clock divider by writing to MC\_CGM\_CLKOUT1\_DC0[DE] = 0b1

Is included by form: Form McuClockSettingConfig



Figure 4-44. Tresos Plugin snapshot for McuCLKOUT1 form.

### 4.9.18.36.1 McuCLKOUT1UnderMcuControl (McuCLKOUT1)

Set this to TRUE if CLKOUT1 is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-289. Attribute McuCLKOUT1UnderMcuControl (McuCLKOUT1) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | CLKOUT1 under MCU control |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | true                      |

# 4.9.18.36.2 McuCLKOUT1\_Source (McuCLKOUT1)

Select the CLKOUT1 Source Selection.

Configure the CGM\_CLKOUT1\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-290. Attribute McuCLKOUT1\_Source (McuCLKOUT1) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | CLKOUT11 Source |
| Туре          | ENUMERATION     |
| Origin        | Custom          |
| Symbolic Name | false           |

# 4.9.18.36.3 McuCLKOUT1Div\_En (McuCLKOUT1)

CGM\_CLKOUT1\_DC[DE] field register.

Enable the CLKOUT1 divider.

Note: Implementation Specific Parameter.

Table 4-291. Attribute McuCLKOUT1Div\_En (McuCLKOUT1) detailed description

| Property | Value                  |
|----------|------------------------|
| Label    | CLKOUT1 divider enable |
| Туре     | BOOLEAN                |
| Origin   | Custom                 |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-291. Attribute McuCLKOUT1Div\_En (McuCLKOUT1) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |
| Default       | true  |

### 4.9.18.36.4 McuCLKOUT1\_Divisor (McuCLKOUT1)

Set CLKOUT1 Division value.

Set the CGM\_CLKOUT1\_DC[DIV] field register with value (McuCLKOUT1\_Divisor - 1).

This parameter is enabled only if McuCLKOUT1Div\_En is true.

Note: Implementation Specific Parameter.

Table 4-292. Attribute McuCLKOUT1\_Divisor (McuCLKOUT1) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | CLKOUT1 divisor |
| Туре          | INTEGER         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | 1               |

## 4.9.18.36.5 McuCLKOUT1Freq (McuCLKOUT1)

This is the frequency after CLKOUT1. Value calculated for user info. It is given in Hz.

Note1: For the clock refs: RTC, LPU, FXOSC\_ANALOG, CAN0\_PE the frequency must be manually edited. These clocks are not under MCU control. The user is responsible for determining the correct value.

Note2: Implementation Specific Parameter.

Table 4-293. Attribute McuCLKOUT1Freq (McuCLKOUT1) detailed description

| Property | Value                  |
|----------|------------------------|
| Label    | CLKOUT1 Frequency (Hz) |

Table continues on the next page...

Table 4-293. Attribute McuCLKOUT1Freq (McuCLKOUT1) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Туре          | FLOAT  |
| Origin        | Custom |
| Symbolic Name | false  |

#### 4.9.18.37 Form McuAuxClock2

This container enables and selects the configuration clocks for ENET timer. Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-45. Tresos Plugin snapshot for McuAuxClock2 form.

### 4.9.18.37.1 McuAuxClockUnderMcuControl (McuAuxClock2)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-294. Attribute McuAuxClockUnderMcuControl (McuAuxClock2) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

#### 4.9.18.37.2 McuAuxClk\_Source (McuAuxClock2)

Select the Auxiliary Clock 2 Source Selection.

Configure the CGM\_AC2\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-295. Attribute McuAuxClk\_Source (McuAuxClock2) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Auxiliary Clock2 Source |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.37.3 McuAuxClkFreq (McuAuxClock2)

This is the frequency after AC2 (ENET timer reference clock). Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-296. Attribute McuAuxClkFreq (McuAuxClock2) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | ENET Timer Frequency (Hz) |
| Туре          | FLOAT                     |
| Origin        | Custom                    |
| Symbolic Name | false                     |

#### 4.9.18.38 Form McuAuxClock4

This container enables and selects the configuration clocks for uSDHC. Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-46. Tresos Plugin snapshot for McuAuxClock4 form.

## 4.9.18.38.1 McuAuxClockUnderMcuControl (McuAuxClock4)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-297. Attribute McuAuxClockUnderMcuControl (McuAuxClock4) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |

# 4.9.18.38.2 McuAuxClk\_Source (McuAuxClock4)

Select the Auxiliary Clock 4 Source Selection. Configure the CGM\_AC4\_SC[SELCTL] field register. Note: Implementation Specific Parameter.

Table 4-298. Attribute McuAuxClk\_Source (McuAuxClock4) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Auxiliary Clock4 Source |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.38.3 McuAuxClkFreq (McuAuxClock4)

This is the frequency after AC4 (uSDHC reference clock). Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-299. Attribute McuAuxClkFreq (McuAuxClock4) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | uSDHC Frequency (Hz) |
| Туре          | FLOAT                |
| Origin        | Custom               |
| Symbolic Name | false                |

#### 4.9.18.39 Form McuAuxClock5

This container enables and selects the configuration clocks for PLL Aux clock. Note: Implementation Specific Parameter.

**Is included by form :** Form McuClockSettingConfig



Figure 4-47. Tresos Plugin snapshot for McuAuxClock5 form.

# 4.9.18.39.1 McuAuxClockUnderMcuControl (McuAuxClock5)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-300. Attribute McuAuxClockUnderMcuControl (McuAuxClock5) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

### 4.9.18.39.2 McuAuxClk\_Source (McuAuxClock5)

Select the Auxiliary Clock 2 Source Selection.

Configure the CGM\_AC2\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-301. Attribute McuAuxClk\_Source (McuAuxClock5) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Auxiliary Clock5 Source |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.39.3 McuAuxClkFreq (McuAuxClock5)

This is the frequency after AC5 ( PLL Aux clock ). Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-302. Attribute McuAuxClkFreq (McuAuxClock5) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | PLL Aux Frequency (Hz) |
| Туре          | FLOAT                  |
| Origin        | Custom                 |
| Symbolic Name | false                  |

# 4.9.18.40 Form McuAuxClock6

This container enables and selects the configuration clocks for CLKOUT\_0.

Note: Implementation Specific Parameter.

Note: The configuration for CLKOUT0 is implemented following workaround of errata ERR010609 (CLKOUT\_0 dividers may become stuck if clock selection is changed while dividers with divide by 2 are operational)

Steps to configure for CLKOUT0 is implemented the following:

- 1. Disable the CLKOUT\_0 clock divider by writing to MC\_CGM\_AC6\_DC0[DE] = 0b0
- 2. Change the CLKOUT\_0 clock source selection to FIRC (MC\_CGM\_AC6\_SC[SELCTL] = 0b0001)
- 3. Select the desired clock source as the CLKOUT\_0
- 4. Configure and enable the corresponding CLKOUT\_0 clock divider by writing to MC\_CGM\_AC6\_DC0[DE] = 0b1

Is included by form: Form McuClockSettingConfig



Figure 4-48. Tresos Plugin snapshot for McuAuxClock6 form.

### 4.9.18.40.1 McuAuxClockUnderMcuControl (McuAuxClock6)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-303. Attribute McuAuxClockUnderMcuControl (McuAuxClock6) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

# 4.9.18.40.2 McuAuxClk\_Source (McuAuxClock6)

Select the Auxiliary Clock 2 Source Selection.

Configure the CGM\_AC2\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-304. Attribute McuAuxClk\_Source (McuAuxClock6) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Auxiliary Clock6 Source |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.40.3 McuAuxClkDiv0\_En (McuAuxClock6)

CGM\_AC6\_DC0[DE] field register.

Enable the Aux Clock for CLKOUT\_0.

Note: Implementation Specific Parameter.

Table 4-305. Attribute McuAuxClkDiv0\_En (McuAuxClock6) detailed description

| Property      | Value                                |
|---------------|--------------------------------------|
| Label         | Auxiliary Clock6 Divider0 (CLKOUT_0) |
| Туре          | BOOLEAN                              |
| Origin        | Custom                               |
| Symbolic Name | false                                |
| Default       | true                                 |

# 4.9.18.40.4 McuAuxClkDiv0\_Divisor (McuAuxClock6)

Set Aux6 Divider 0 Division value.

Set the CGM\_AC6\_DC0[DIV] field register with value (McuAuxClkDiv0\_Divisor - 1).

This parameter is enabled only if McuAuxClkDiv0\_En is true.

Note: Implementation Specific Parameter.

Table 4-306. Attribute McuAuxClkDiv0\_Divisor (McuAuxClock6) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | Auxiliary Clock6 Divisor0 ( CLKOUT_0 ) |
| Туре          | INTEGER                                |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | 1                                      |

## 4.9.18.40.5 McuAuxClkDiv0Freq (McuAuxClock6)

This is the frequency after AuxClk6Div0 ( CLKOUT\_0 clock ). Value calculated for user info. It is given in Hz.

Note1: The RTC clock is not under MCU control. The user is responsible for the correct value.

Note2: Implementation Specific Parameter.

Table 4-307. Attribute McuAuxClkDiv0Freq (McuAuxClock6) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | CLKOUT_0 Frequency (Hz) |
| Туре          | FLOAT                   |
| Origin        | Custom                  |
| Symbolic Name | false                   |

#### 4.9.18.41 Form McuAuxClock8

This container enables and selects the configuration clocks for SPIO.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-49. Tresos Plugin snapshot for McuAuxClock8 form.

### 4.9.18.41.1 McuAuxClockUnderMcuControl (McuAuxClock8)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-308. Attribute McuAuxClockUnderMcuControl (McuAuxClock8) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

# 4.9.18.41.2 McuAuxClk\_Source (McuAuxClock8)

Select the Auxiliary Clock 8 Source Selection.

Configure the CGM\_AC8\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-309. Attribute McuAuxClk\_Source (McuAuxClock8) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Auxiliary Clock Source |
| Туре          | ENUMERATION            |
| Origin        | Custom                 |
| Symbolic Name | false                  |

## 4.9.18.41.3 McuAuxClkFreq (McuAuxClock8)

This is the frequency after AC8 (SPI0 reference clock). Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-310. Attribute McuAuxClkFreq (McuAuxClock8) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | SPI0 Frequency (Hz) |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

### 4.9.18.42 Form McuAuxClock9

This container enables and selects the configuration clocks for FlexCAN0.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-50. Tresos Plugin snapshot for McuAuxClock9 form.

# 4.9.18.42.1 McuAuxClockUnderMcuControl (McuAuxClock9)

Set this to TRUE if this aux clock is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-311. Attribute McuAuxClockUnderMcuControl (McuAuxClock9) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Auxiliary Clock under MCU control |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

#### 4.9.18.42.2 McuAuxClk\_Source (McuAuxClock9)

Select the Auxiliary Clock 9 Source Selection.

Configure the CGM\_AC9\_SC[SELCTL] field register.

Note: Implementation Specific Parameter.

Table 4-312. Attribute McuAuxClk\_Source (McuAuxClock9) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Auxiliary Clock9 Source |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.9.18.42.3 McuAuxClkFreq (McuAuxClock9)

This is the frequency after AC9 (FlexCAN0 reference clock). Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-313. Attribute McuAuxClkFreq (McuAuxClock9) detailed description

| Property | Value                   |
|----------|-------------------------|
| Label    | FlexCAN0 Frequency (Hz) |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-313. Attribute McuAuxClkFreq (McuAuxClock9) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Туре          | FLOAT  |
| Origin        | Custom |
| Symbolic Name | false  |

## 4.9.18.43 Form McuPII\_0

This container provides the specific configuration for the PLL0. The PLL can be switched off when not required to achieve lower consumption by programming the ME\_x\_MC registers in the MC\_ME module. Note: Implementation Specific Container.

Is included by form: Form McuClockSettingConfig

#### **Included forms:**

- Form McuPll\_Configuration
- Form McuPll\_Parameter



Figure 4-51. Tresos Plugin snapshot for McuPII\_0 form.

### 4.9.18.43.1 McuPLLUnderMcuControl (McuPII\_0)

Set this to TRUE if this PLL is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-314. Attribute McuPLLUnderMcuControl (McuPII\_0) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | PLL0 under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

#### 4.9.18.43.2 Form McuPII\_Configuration

Configuration values for PLL.

Note: Implementation Specific Parameter.

Is included by form: Form McuPll\_0



Figure 4-52. Tresos Plugin snapshot for McuPII\_Configuration form.

### 4.9.18.43.2.1 McuPIICal3Mfden (McuPII\_Configuration)

Denominator of fractional loop division factor - PLLDIG\_PLLCAL3[MFDEN].

Note: The value for this field must be greater than PLLFD[MFN]

. Note: Implementation Specific Parameter.

Table 4-315. Attribute McuPIICal3Mfden (McuPII\_Configuration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | MFDEN             |
| Туре          | INTEGER           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | 4096              |
| Invalid       | Range <=32767 >=0 |

#### 4.9.18.43.2.2 McuPIIDvRfdphi (McuPII\_Configuration)

Set PLL PHI reduced frequency divider.

Sets the PLL: PLLDIG\_PLLDV[RFDPHI] field register.

Valid value range is:

Table 4-316. Detailed description.

| Value | Meaning      |
|-------|--------------|
| 0     | Divide by 2  |
| 1     | Divide by 4  |
| 2     | Divide by 8  |
| 3     | Divide by 16 |
| 4     | Divide by 32 |

Note: Implementation Specific Parameter.

Table 4-317. Attribute McuPIIDvRfdphi (McuPII\_Configuration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | RFDPHI        |
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | 4             |
| Invalid       | Range <=4 >=0 |

User Manual, Rev. 1.0

#### 4.9.18.43.2.3 McuPIIDvRfdphi1 (McuPII\_Configuration)

Set PLL PHI1 reduced frequency divider.

Sets the PLL: PLLDIG\_PLLDV[RFDPHI1] field register.

Valid value range is:

Table 4-318. Detailed description.

| Value | Meaning      |
|-------|--------------|
| 0     | Divide by 2  |
| 1     | Divide by 4  |
| 2     | Divide by 8  |
| 3     | Divide by 16 |
| 4     | Divide by 32 |

Note: Implementation Specific Parameter.

Table 4-319. Attribute McuPIIDvRfdphi1 (McuPII\_Configuration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | RFDPHI1       |
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | 4             |
| Invalid       | Range <=4 >=0 |

# 4.9.18.43.2.4 McuPIIDvPrediv (McuPII\_Configuration)

Input clock predivider.

Sets the PLL: PLLDIG\_PLLDV[PREDIV] field register.

This field controls the value of the divider on the input clock. The output of the predivider circuit generates the reference clock to the PLL analog loop.

Note: Implementation Specific Parameter.

Table 4-320. Attribute McuPIIDvPrediv (McuPII\_Configuration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | PREDIV        |
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | 1             |
| Invalid       | Range <=6 >=1 |

# 4.9.18.43.2.5 McuPIIDvMfd (McuPII\_Configuration)

Loop multiplication factor divider.

Sets the PLL: PLLDIG\_PLLDV[MFD] field register.

This field controls the value of the divider in the feedback loop.

The value specified by the MFD bits establishes the multiplication factor applied to the reference frequency.

Divider value = MFD, where MFD has the range 10...150 (Ah...96h). All other values are reserved.

Note: Implementation Specific Parameter.

Table 4-321. Attribute McuPIIDvMfd (McuPII\_Configuration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | MFD              |
| Туре          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 18               |
| Invalid       | Range <=150 >=10 |

### 4.9.18.43.2.6 McuPIIFmStepsize (McuPII\_Configuration)

Modulation period.

Sets the PLL: PLLDIG\_PLLFM[STEPSIZE] field register.

STEPSIZE is the binary equivalent of the modulation period variable

Note: Implementation Specific Parameter.

Table 4-322. Attribute McuPIIFmStepsize (McuPII\_Configuration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | STEPSIZE         |
| Туре          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 0                |
| Invalid       | Range <=1023 >=0 |

#### 4.9.18.43.2.7 McuPIIFmStepno (McuPII\_Configuration)

Increment step.

Sets the PLL: PLLDIG\_PLLFM[STEPNO] field register.

This field is the binary equivalent of the STEPNO variable.

Note: Implementation Specific Parameter.

Table 4-323. Attribute McuPIIFmStepno (McuPII\_Configuration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | STEPNO           |
| Туре          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 0                |
| Invalid       | Range <=2047 >=0 |

## 4.9.18.43.2.8 McuPIIFdMfn (McuPII\_Configuration)

Numerator for fractional loop division factor - PLLDIG\_PLLFD[MFN].

Note: Implementation Specific Parameter.

Table 4-324. Attribute McuPIIFdMfn (McuPII\_Configuration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | MFN               |
| Туре          | INTEGER           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | 0                 |
| Invalid       | Range <=32767 >=0 |

## 4.9.18.43.2.9 McuPIICalBypcal (McuPII\_Configuration)

Bypass calibration block.

Set the PLL: PLLDIG\_PLLCAL1[BYPCAL] field.

- 0 Do not bypass the analog PLL calibration block.
- 1 Bypass the analog PLL calibration block.

Note: Implementation Specific Parameter.

Table 4-325. Attribute McuPIICalBypcal (McuPII\_Configuration) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Bypass calibration block |
| Туре          | BOOLEAN                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | false                    |

# 4.9.18.43.2.10 McuPIIFmSscgbyp (McuPII\_Configuration)

Modulation enable.

This bit enables spectrum modulation.

Set the PLL: PLLDIG\_PLLFM[SSCGBYP] field.

- 0 Spread spectrum modulation is not bypassed.
- 1 Spread spectrum modulation is bypassed.

Note: Implementation Specific Parameter.

Table 4-326. Attribute McuPIIFmSscgbyp (McuPII\_Configuration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Spread spectrum modulation bypass |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

# 4.9.18.43.2.11 McuPIIFdSmden (McuPII\_Configuration)

Sigma Delta Modulation Enable.

Set the PLL:  $PLLDIG_PLLFD[SMDEN]$  field register.

- 0 Sigma delta modulation enabled.
- 1 Sigma delta modulation disabled.

Note: Implementation Specific Parameter.

Table 4-327. Attribute McuPIIFdSmden (McuPII Configuration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Sigma Delta Modulation Enable |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

## 4.9.18.43.2.12 McuPIIFdSdm2 (McuPII\_Configuration)

Second Order Sigma Delta Modulation Select.

Set the PLL: PLLDIG\_PLLFD[SDM2] field register.

0 - 2nd order sigma delta modulation disabled.

1 - 2nd order sigma delta modulation enabled.

Note: Implementation Specific Parameter.

Table 4-328. Attribute McuPIIFdSdm2 (McuPII\_Configuration) detailed description

| Property      | Value                                      |
|---------------|--------------------------------------------|
| Label         | Second Order Sigma Delta Modulation Enable |
| Туре          | BOOLEAN                                    |
| Origin        | Custom                                     |
| Symbolic Name | false                                      |
| Default       | false                                      |

## 4.9.18.43.2.13 McuPIIFdSdm3 (McuPII\_Configuration)

Third Order Sigma Delta Modulation Select.

Set the PLL: PLLDIG\_PLLFD[SDM3] field register.

0 - 3nd order sigma delta modulation disabled.

1 - 3nd order sigma delta modulation enabled.

Note: Implementation Specific Parameter.

Table 4-329. Attribute McuPIIFdSdm3 (McuPII\_Configuration) detailed description

| Property      | Value                                     |
|---------------|-------------------------------------------|
| Label         | Third Order Sigma Delta Modulation Enable |
| Туре          | BOOLEAN                                   |
| Origin        | Custom                                    |
| Symbolic Name | false                                     |
| Default       | false                                     |

## 4.9.18.43.2.14 McuPIIFdDthDis (McuPII\_Configuration)

Dither Disable.

Set the PLL: PLLDIG\_PLLFD[DTHDIS] field register.

0 - Dither enabled.

1 - Dither disabled.

Note: Implementation Specific Parameter.

Table 4-330. Attribute McuPIIFdDthDis (McuPII\_Configuration) detailed description

| Property      | Value          |
|---------------|----------------|
| Label         | Dither Disable |
| Туре          | BOOLEAN        |
| Origin        | Custom         |
| Symbolic Name | false          |
| Default       | false          |

## 4.9.18.43.2.15 McuPIICrLolie (McuPII\_Configuration)

Loss of lock interrupt enable. Set the PLL: PLLDIG\_PLLCR[LOLIE] field register. 0 - Interrupt disabled. 1 - Interrupt enabled. Note: Implementation Specific Parameter.

Table 4-331. Attribute McuPIICrLolie (McuPII\_Configuration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Loss of Lock Interrupt |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.18.43.2.16 McuPIICrLoIre (McuPII\_Configuration)

Loss-of-lock reset enable. Set the PLL: PLLDIG\_PLLCR[LOLRE] field register. 0 - Ignore loss-of-lock. Reset not asserted.

1 - Assert reset on loss-of-lock when operating in normal mode. Note: Implementation Specific Parameter.

Table 4-332. Attribute McuPIICrLoire (McuPII\_Configuration) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Loss-of-lock reset enable |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

## 4.9.18.43.2.17 McuExternalPowerDownCycleInt (McuPII\_Configuration)

External Power Down cycle Complete indication interrupt enable.

Configure the PLLDIG\_PLLCR[EXPDIE] bit.

0 - Interrupt disabled.

1 - Interrupt enabled.

Note: Implementation Specific Parameter.

Table 4-333. Attribute McuExternalPowerDownCycleInt (McuPII\_Configuration) detailed description

| Property      | Value                               |
|---------------|-------------------------------------|
| Label         | External Power Down Cycle Interrupt |
| Туре          | BOOLEAN                             |
| Origin        | Custom                              |
| Symbolic Name | false                               |
| Default       | false                               |

## 4.9.18.43.3 Form McuPII\_Parameter

Calculated values for PLL.

Note: Implementation Specific Parameter.

Is included by form: Form McuPll\_0



Figure 4-53. Tresos Plugin snapshot for McuPII\_Parameter form.

## 4.9.18.43.3.1 PLL\_PHI\_Frequency (McuPII\_Parameter)

Output value for

# PLL\_PHI frequency

.

The valid range is [4.762 ... 160] MHz.

Note: Implementation Specific Parameter.

Table 4-334. Attribute PLL\_PHI\_Frequency (McuPII\_Parameter) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PLL_PHI Frequency (Calculated) |
| Туре          | FLOAT                          |
| Origin        | Custom                         |
| Symbolic Name | false                          |

# 4.9.18.43.3.2 PLL\_PHI1\_Frequency (McuPII\_Parameter)

Output value for

## PLL\_PHI1 frequency

•

The valid range is [4.762 ... 80] MHz.

Note: Implementation Specific Parameter.

Table 4-335. Attribute PLL\_PHI1\_Frequency (McuPII\_Parameter) detailed description

| Property | Value                           |
|----------|---------------------------------|
| Label    | PLL_PHI1 Frequency (Calculated) |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-335. Attribute PLL\_PHI1\_Frequency (McuPII\_Parameter) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Туре          | FLOAT  |
| Origin        | Custom |
| Symbolic Name | false  |

## 4.9.18.43.3.3 PLL\_VCO\_Frequency (McuPII\_Parameter)

Output value for

PLL\_VCO frequency

.

The valid range is [600 ... 1280] MHz.

Note: Implementation Specific Parameter.

Table 4-336. Attribute PLL\_VCO\_Frequency (McuPII\_Parameter) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PLL_VCO Frequency (Calculated) |
| Туре          | FLOAT                          |
| Origin        | Custom                         |
| Symbolic Name | false                          |

## 4.9.18.44 Form McuEMIOS

This container controls eMIOS.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig

**Included forms:** 

• Form McuEMIOS\_0

• Form McuEMIOS\_1

• Form McuEMIOS\_2



Figure 4-54. Tresos Plugin snapshot for McuEMIOS form.

## 4.9.18.44.1 Form McuEMIOS\_0

This container controls eMIOS 0.

Note: Implementation Specific Parameter.

Is included by form: Form McuEMIOS



Figure 4-55. Tresos Plugin snapshot for McuEMIOS\_0 form.

# 4.9.18.44.1.1 McuEMIOS\_Clk (McuEMIOS\_0)

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-337. Attribute McuEMIOS\_Clk (McuEMIOS\_0) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | eMIOS Clock Frequency |
| Туре          | FLOAT                 |
| Origin        | Custom                |
| Symbolic Name | false                 |

## 4.9.18.44.1.2 McuMdisBit (McuEMIOS\_0)

Check this to put the eMIOS200 in low power mode. The MDIS bit is used to stop the clock of the block, except the access to registers EMIOSMCR, EMIOSOUDIS and EMIOSUCDIS.

Note:implementation specific parameter.

Table 4-338. Attribute McuMdisBit (McuEMIOS\_0) detailed description

| Property      | Value    |
|---------------|----------|
| Label         | Mdis Bit |
| Туре          | BOOLEAN  |
| Origin        | Custom   |
| Symbolic Name | false    |
| Default       | false    |

# 4.9.18.44.1.3 McuFreezeBit (McuEMIOS\_0)

Freeze Bit (FRZ in EMIOS\_MCR\_A register). Enable the eMIOS200 to freeze the registers of the unified channels when debug mode is requested at MCU level. Each unified channel must have FREN bit set in order to enter freeze mode.

Table 4-339. Attribute McuFreezeBit (McuEMIOS\_0) detailed description

| Property      | Value      |
|---------------|------------|
| Label         | Freeze Bit |
| Туре          | BOOLEAN    |
| Origin        | Custom     |
| Symbolic Name | false      |
| Default       | false      |

## 4.9.18.44.1.4 McuGlobalTimeBaseEnable (McuEMIOS\_0)

Global Time Base Enable Bit (GTBE in EMIOS\_MCR register). The GTBE bit is used to export a global time base enable from the module and provide a method to start time bases of several blocks simultaneously.

Table 4-340. Attribute McuGlobalTimeBaseEnable (McuEMIOS\_0) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Time Base Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | true                    |

## 4.9.18.44.1.5 McuExternalTimeBase (McuEMIOS\_0)

The ETB bit selects the time base source that drives counter bus.

Table 4-341. Attribute McuExternalTimeBase (McuEMIOS\_0) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | External Time Base |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | false              |

## 4.9.18.44.1.6 McuGlobalPrescalerEnable (McuEMIOS\_0)

Select the clock source clock.

Note:implementation specific parameter.

Table 4-342. Attribute McuGlobalPrescalerEnable (McuEMIOS\_0) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Prescaler Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

#### 4.9.18.44.1.7 McuGlobalPrescaler (McuEMIOS\_0)

Global Prescaler Bits (GPRE[0:7] in EMIOS\_MCR register).

The bits select the clock divider value for the global prescaler.

The allowed values are 0 up to 255 (divide ratio 1 up to 256).

Note:implementation specific parameter.

Table 4-343. Attribute McuGlobalPrescaler (McuEMIOS\_0) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Global Prescaler |
| Type          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 1                |
| Invalid       | Range <=256 >=1  |

# 4.9.18.44.2 Form McuEMIOS\_1

This container controls eMIOS 1.

Note: Implementation Specific Parameter.

Is included by form: Form McuEMIOS



Figure 4-56. Tresos Plugin snapshot for McuEMIOS\_1 form.

## 4.9.18.44.2.1 McuEMIOS\_Clk (McuEMIOS\_1)

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-344. Attribute McuEMIOS Clk (McuEMIOS 1) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | eMIOS Clock Frequency |
| Туре          | FLOAT                 |
| Origin        | Custom                |
| Symbolic Name | false                 |

## 4.9.18.44.2.2 McuMdisBit (McuEMIOS\_1)

Check this to put the eMIOS200 in low power mode. The MDIS bit is used to stop the clock of the block, except the access to registers EMIOSMCR, EMIOSOUDIS and EMIOSUCDIS.

Note:implementation specific parameter.

Table 4-345. Attribute McuMdisBit (McuEMIOS\_1) detailed description

| Property      | Value    |
|---------------|----------|
| Label         | Mdis Bit |
| Туре          | BOOLEAN  |
| Origin        | Custom   |
| Symbolic Name | false    |
| Default       | false    |

## 4.9.18.44.2.3 McuFreezeBit (McuEMIOS\_1)

Freeze Bit (FRZ in EMIOS\_MCR\_A register). Enable the eMIOS200 to freeze the registers of the unified channels when debug mode is requested at MCU level. Each unified channel must have FREN bit set in order to enter freeze mode.

Table 4-346. Attribute McuFreezeBit (McuEMIOS\_1) detailed description

| Property | Value      |
|----------|------------|
| Label    | Freeze Bit |
| Туре     | BOOLEAN    |

Table continues on the next page...

Table 4-346. Attribute McuFreezeBit (McuEMIOS\_1) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

## 4.9.18.44.2.4 McuGlobalTimeBaseEnable (McuEMIOS\_1)

Global Time Base Enable Bit (GTBE in EMIOS\_MCR register). The GTBE bit is used to export a global time base enable from the module and provide a method to start time bases of several blocks simultaneously.

Table 4-347. Attribute McuGlobalTimeBaseEnable (McuEMIOS\_1) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Time Base Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | true                    |

## 4.9.18.44.2.5 McuExternalTimeBase (McuEMIOS\_1)

The ETB bit selects the time base source that drives counter bus.

Table 4-348. Attribute McuExternalTimeBase (McuEMIOS\_1) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | External Time Base |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | false              |

## 4.9.18.44.2.6 McuGlobalPrescalerEnable (McuEMIOS\_1)

Select the clock source clock.

Note:implementation specific parameter.

Table 4-349. Attribute McuGlobalPrescalerEnable (McuEMIOS\_1) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Prescaler Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.9.18.44.2.7 McuGlobalPrescaler (McuEMIOS\_1)

Global Prescaler Bits (GPRE[0:7] in EMIOS\_MCR register).

The bits select the clock divider value for the global prescaler.

The allowed values are 0 up to 255 (divide ratio 1 up to 256).

Note:implementation specific parameter.

Table 4-350. Attribute McuGlobalPrescaler (McuEMIOS\_1) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Global Prescaler |
| Type          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 1                |
| Invalid       | Range <=256 >=1  |

# 4.9.18.44.3 Form McuEMIOS\_2

This container controls eMIOS 2.

Note: Implementation Specific Parameter.

**Is included by form : Form McuEMIOS** 



Figure 4-57. Tresos Plugin snapshot for McuEMIOS\_2 form.

## 4.9.18.44.3.1 McuEMIOS\_CIk (McuEMIOS\_2)

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz. Note: Implementation Specific Parameter.

Table 4-351. Attribute McuEMIOS\_Clk (McuEMIOS\_2) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | eMIOS Clock Frequency |
| Туре          | FLOAT                 |
| Origin        | Custom                |
| Symbolic Name | false                 |

# 4.9.18.44.3.2 McuMdisBit (McuEMIOS\_2)

Check this to put the eMIOS200 in low power mode. The MDIS bit is used to stop the clock of the block, except the access to registers EMIOSMCR, EMIOSOUDIS and EMIOSUCDIS.

Note:implementation specific parameter.

Table 4-352. Attribute McuMdisBit (McuEMIOS\_2) detailed description

| Property      | Value    |
|---------------|----------|
| Label         | Mdis Bit |
| Туре          | BOOLEAN  |
| Origin        | Custom   |
| Symbolic Name | false    |
| Default       | false    |

## 4.9.18.44.3.3 McuFreezeBit (McuEMIOS\_2)

Freeze Bit (FRZ in EMIOS\_MCR\_A register). Enable the eMIOS200 to freeze the registers of the unified channels when debug mode is requested at MCU level. Each unified channel must have FREN bit set in order to enter freeze mode.

Table 4-353. Attribute McuFreezeBit (McuEMIOS\_2) detailed description

| Property      | Value      |
|---------------|------------|
| Label         | Freeze Bit |
| Туре          | BOOLEAN    |
| Origin        | Custom     |
| Symbolic Name | false      |
| Default       | false      |

## 4.9.18.44.3.4 McuGlobalTimeBaseEnable (McuEMIOS\_2)

Global Time Base Enable Bit (GTBE in EMIOS\_MCR register). The GTBE bit is used to export a global time base enable from the module and provide a method to start time bases of several blocks simultaneously.

Table 4-354. Attribute McuGlobalTimeBaseEnable (McuEMIOS\_2) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Time Base Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | true                    |

## 4.9.18.44.3.5 McuExternalTimeBase (McuEMIOS\_2)

The ETB bit selects the time base source that drives counter bus.

Table 4-355. Attribute McuExternalTimeBase (McuEMIOS\_2) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | External Time Base |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | false              |

## 4.9.18.44.3.6 McuGlobalPrescalerEnable (McuEMIOS\_2)

Select the clock source clock.

Note:implementation specific parameter.

Table 4-356. Attribute McuGlobalPrescalerEnable (McuEMIOS\_2) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Global Prescaler Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.9.18.44.3.7 McuGlobalPrescaler (McuEMIOS\_2)

Global Prescaler Bits (GPRE[0:7] in EMIOS\_MCR register).

The bits select the clock divider value for the global prescaler.

The allowed values are 0 up to 255 (divide ratio 1 up to 256).

Note:implementation specific parameter.

Table 4-357. Attribute McuGlobalPrescaler (McuEMIOS\_2) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Global Prescaler |
| Туре          | INTEGER          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | 1                |
| Invalid       | Range <=256 >=1  |

# 4.9.18.45 Form McuClkMonitor\_0

This container contains the specific configuration (parameters) of the Monitor\_0.

Clock Monitor Unit for Motor Clock.

This parameter is enabled only if "McuClockSrcFailureNotification" is enabled.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-58. Tresos Plugin snapshot for McuClkMonitor\_0 form.

## 4.9.18.45.1 McuClkMonitorEn (McuClkMonitor\_0)

Enables/Disables the clock monitor (CMU\_CSR[CME]).

Note: Implementation Specific Parameter.

Table 4-358. Attribute McuClkMonitorEn (McuClkMonitor\_0) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | MC_CLOCK monitor Enable |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

## 4.9.18.45.2 McuRCDivisorFactor (McuClkMonitor\_0)

Set the CMU0: CMU\_CSR[RCDIV] field register.

CMU0 detects if the Fxosc is smaller than 16000000/(2^CMU\_CSR[RCDIV]) when is used for XOSC clock monitoring.

Note: Implementation Specific Parameter.

Table 4-359. Attribute McuRCDivisorFactor (McuClkMonitor\_0) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | RC Divisor Factor |
| Туре          | ENUMERATION       |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | DIV_1             |

# 4.9.18.45.3 McuHighFrequencyRef (McuClkMonitor\_0)

The value of the Max Frequency.

CMU0 detects if the monitored clock is greater than McuHighFrequencyRef.

The reference value is given by: (HFREF /16) \* (fCLKMT0\_RMN / 4).

Note: Implementation Specific Parameter.

Table 4-360. Attribute McuHighFrequencyRef (McuClkMonitor\_0) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | HIGH Frequency Reference |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 4095                     |

## 4.9.18.45.4 McuLowFrequencyRef (McuClkMonitor\_0)

The value of the Min Frequency.

CMU0 detects if the monitored clock is smaller than McuLowFrequencyRef.

The reference value is given by: (LFREF / 16) \* (fCLKMT0\_RMN / 4).

Note: Implementation Specific Parameter.

Table 4-361. Attribute McuLowFrequencyRef (McuClkMonitor\_0) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | LOW Frequency Reference |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 0                       |

#### 4.9.18.46 Form McuFlash

This container contains the specific configuration (parameters) of the Mcu Flash PFCR0 register. Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-59. Tresos Plugin snapshot for McuFlash form.

## 4.9.18.46.1 McuFlashAddrPipelineControl (McuFlash)

PFCR1[APC] field configuration register. This field controls the number of cycles that a subsequent flash read from the opposite AHB port can be initiated prior to the previous read data being valid.

000 Pipelined access to the flash disabled.

001 A pipelined access can be initiated 1 cycle before the previous data is valid

010 A pipelined access can be initiated 2 cycles before the previous data is valid

011 A pipelined access can be initiated 3 cycles before the previous data is valid

100 Pipelined access to the flash is disabled and one wait state is inserted before a subsequent access can be initiated

User Manual, Rev. 1.0

- 101 Pipelined access to the flash is disabled and one wait state is inserted before a subsequent access can be initiated
- 110 Pipelined access to the flash is disabled and one wait state is inserted before a subsequent access can be initiated
- 111 Pipelined access to the flash is disabled and one wait state is inserted before a subsequent access can be initiated

Note: Implementation Specific Parameter.

Table 4-362. Attribute McuFlashAddrPipelineControl (McuFlash) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | Flash Address Pipelining Control |
| Туре          | INTEGER                          |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | 0                                |

## 4.9.18.46.2 McuFlashReadWaitStateControl (McuFlash)

Configure PFCR1[RWSC] field of FLASH module. This field controls the number of wait-states to be added to the best-case flash array access time for reads. The best-case flash array access time for reads is one cycle. 00000 No additional wait-states are added 00001 One additional wait-state is added ... 11111 Thirty-one additional wait-states are added Note: Implementation Specific Parameter.

Table 4-363. Attribute McuFlashReadWaitStateControl (McuFlash) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Flash Read Wait State Control |
| Туре          | INTEGER                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | 1                             |

#### 4.9.18.47 Form McuRam

This container contains the specific configuration (parameters) for Platform RAM wait-state control. Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig

#### **Included forms:**

- Form McuRamPRAMC\_0\_PRCR1
- Form McuRamPRAMC\_1\_PRCR1
- Form McuRamPRAMC 2 PRCR1



Figure 4-60. Tresos Plugin snapshot for McuRam form.

# 4.9.18.47.1 Form McuRamPRAMC\_0\_PRCR1

The Platform RAM Configuration Register (PRAMC\_0\_PRCR1) is used to specify operation of the quad-port RAM controller's internal controller for SRAM bank 0. Note: Implementation Specific Parameter.

Is included by form: Form McuRam



Figure 4-61. Tresos Plugin snapshot for McuRamPRAMC\_0\_PRCR1 form.

## 4.9.18.47.1.1 McuFT\_DIS (McuRamPRAMC\_0\_PRCR1)

PRAMC0\_PRCR1[FT\_DIS] field configuration.

Flow through disabled.

This field defines the AHB response on reads. The state of this field has no impact on the response

latency on writes. This bit is cleared by hardware reset.

NOTE: Do not change the FT\_DIS bit value while accessing system RAM. Relocate code programming

the FT\_DIS bit to another memory area, e.g., local core memory.

0 RAM read data is passed directly to the system bus, incurring no additional latency

1 RAM read data is registered prior to returning on the system bus, incurring 1 extra cycle of latency

Note: Implementation Specific Parameter.

Table 4-364. Attribute McuPRI (McuRamPRAMC\_0\_PRCR1) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | PRI     |
| Туре          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 2       |

Table 4-365. Attribute McuP1BODIS (McuRamPRAMC\_0\_PRCR1) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | P1_BO_DIS |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | false     |

Table 4-366. Attribute McuP0BODIS (McuRamPRAMC\_0\_PRCR1) detailed description

| Property      | Value      |
|---------------|------------|
| Label         | McuP0B0DIS |
| Туре          | BOOLEAN    |
| Origin        | Custom     |
| Symbolic Name | false      |
| Default       | false      |

Table 4-367. Attribute McuFT\_DIS (McuRamPRAMC\_0\_PRCR1) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | FT_DIS  |
| Туре          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 0       |

## 4.9.18.47.2 Form McuRamPRAMC 1 PRCR1

The Platform RAM Configuration Register (PRAMC 1 PRCR1) is used to specify operation of the quad-port RAM controller's internal controller for SRAM bank 0. Note: Implementation Specific Parameter.

Is included by form: Form McuRam



Figure 4-62. Tresos Plugin snapshot for McuRamPRAMC\_1\_PRCR1 form.

#### 4.9.18.47.2.1 McuFT\_DIS (McuRamPRAMC\_1\_PRCR1)

PRAMC1\_PRCR1[FT\_DIS] field configuration.

Flow through disabled.

This field defines the AHB response on reads. The state of this field has no impact on the response

latency on writes. This bit is cleared by hardware reset.

NOTE: Do not change the FT\_DIS bit value while accessing system RAM. Relocate code programming

the FT\_DIS bit to another memory area, e.g., local core memory.

0 RAM read data is passed directly to the system bus, incurring no additional latency

1 RAM read data is registered prior to returning on the system bus, incurring 1 extra cycle of latency

Note: Implementation Specific Parameter.

Table 4-368. Attribute McuP0BODIS (McuRamPRAMC\_1\_PRCR1) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | P0_B0_DIS |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | failse    |

Table 4-369. Attribute McuFT\_DIS (McuRamPRAMC\_1\_PRCR1) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | FT_DIS  |
| Type          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 0       |

## 4.9.18.47.3 Form McuRamPRAMC\_2\_PRCR1

The Platform RAM Configuration Register (PRAMC\_2\_PRCR1) is used to specify operation of the quad-port RAM controller's internal controller for SRAM bank 0. Note: Implementation Specific Parameter.

Is included by form: Form McuRam



Figure 4-63. Tresos Plugin snapshot for McuRamPRAMC\_2\_PRCR1 form.

## 4.9.18.47.3.1 McuFT\_DIS (McuRamPRAMC\_2\_PRCR1)

PRAMC2\_PRCR1[FT\_DIS] field configuration.

Flow through disabled.

This field defines the AHB response on reads. The state of this field has no impact on the response

latency on writes. This bit is cleared by hardware reset.

NOTE: Do not change the FT\_DIS bit value while accessing system RAM. Relocate code programming

the FT\_DIS bit to another memory area, e.g., local core memory.

0 RAM read data is passed directly to the system bus, incurring no additional latency

1 RAM read data is registered prior to returning on the system bus, incurring 1 extra cycle of latency

Note: Implementation Specific Parameter.

Table 4-370. Attribute McuP0BODIS (McuRamPRAMC\_2\_PRCR1) detailed description

| Property      | Value     |
|---------------|-----------|
| Label         | P0_BO_DIS |
| Туре          | BOOLEAN   |
| Origin        | Custom    |
| Symbolic Name | false     |
| Default       | false     |

Table 4-371. Attribute McuFT\_DIS (McuRamPRAMC\_2\_PRCR1) detailed description

| Property      | Value   |
|---------------|---------|
| Label         | FT_DIS  |
| Туре          | INTEGER |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | 0       |

### 4.9.18.48 Form McuClockReferencePoint

This container defines a reference point in the Mcu Clock tree. It defines the frequency which then can be used by other modules as an input value. Lower multiplictiy is 1, as even in the simpliest case (only one frequency is used), there is one frequency to be defined.

Is included by form: Form McuClockSettingConfig



Figure 4-64. Tresos Plugin snapshot for McuClockReferencePoint form.

## 4.9.18.48.1 McuClockFrequencySelect (McuClockReferencePoint)

List containing the available clock refference points.

Note: Implementation Specific Parameter.

Table 4-372. Attribute McuClockFrequencySelect (McuClockReferencePoint) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Mcu Clock Frequency Select |
| Туре          | ENUMERATION                |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | F160                       |
| Range         | SIRC                       |

User Manual, Rev. 1.0

Table 4-372. Attribute McuClockFrequencySelect (McuClockReferencePoint) detailed description

| Property | Value      |   |
|----------|------------|---|
|          | FIRC       |   |
|          | SXOSC      |   |
|          | FXOSC      | ļ |
|          | F160       |   |
|          | S160       | ļ |
|          | S80        | ļ |
|          | FS80       | ļ |
|          | S40        | ļ |
|          | F40        | ļ |
|          | F80        | ļ |
|          | F20        | ļ |
|          | CLKOUT1    | ļ |
|          | ENET       |   |
|          | ENET_TIMER | ļ |
|          | TRNG       | ļ |
|          | uSDHC      | ļ |
|          | PLL_Aux    | ļ |
|          | CLKOUT0    | ļ |
|          | LIN0       | ļ |
|          | SPI0       | ļ |
|          | FLEXCAN0   | ļ |
|          | EMIOS0     |   |
|          | EMIOS1     |   |
|          | EMIOS2     |   |
|          | CUSTOM     |   |

# 4.9.18.48.2 McuClockReferencePointFrequency (McuClockReferencePoint)

This is the frequency for the specific instance of the McuClockReferencePoint container.

It shall be given in Hz.

Calculated value.

Table 4-373. Attribute McuClockReferencePointFrequency (McuClockReferencePoint) detailed description

| Property      | Value                               |
|---------------|-------------------------------------|
| Label         | Mcu Clock Reference Point Frequency |
| Туре          | FLOAT                               |
| Origin        | AUTOSAR_ECUC                        |
| Symbolic Name | false                               |
| Invalid       | Range <=160000000 >=0               |

User Manual, Rev. 1.0

# 4.9.19 Form McuModeSettingConf

This container contains the configuration for the Mode setting of the MCU.

Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form McuCoreConfiguration
- Form McuModeSettingConfAfterWkp
- Form McuLpuConfiguration



Figure 4-65. Tresos Plugin snapshot for McuModeSettingConf form.

# 4.9.19.1 McuMode (McuModeSettingConf)

This parameter shall represent the ID of the MCU mode.

Table 4-374. Attribute McuMode (McuModeSettingConf) detailed description

| Property | Value        |
|----------|--------------|
| Label    | Mode ID      |
| Туре     | INTEGER      |
| Origin   | AUTOSAR_ECUC |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-374. Attribute McuMode (McuModeSettingConf) detailed description (continued)

| Property      | Value           |
|---------------|-----------------|
| Symbolic Name | true            |
| Invalid       | Range <=255 >=0 |

# 4.9.19.2 McuPowerMode (McuModeSettingConf)

This parameter selects the Power Mode to be used.

For valid Mode transitions refers to "MC\_ME Mode Diagram" from Reference Manual.

Note: Please ensure before entering STANDBY0 or LPU\_RUN Mode, PMCDIG\_MCR[LVD\_IO\_HI\_REE] and PMCDIG\_MCR[LVD\_PD2\_COLD\_REE] bits are programmed to 0 (Eraata ERR010447).

Note: If STANDBY0 mode is chosen on Calypso 3M, please pay attention to errata ERR009139 (SRAM contents are not guaranteed in STANDBY Modes).

To enable SRAM retention in STANDBY do the step following (step1 and step2 were supported by MCU driver):

Step 1: Enable GPR\_SLEEP\_BIT prior to STANDBY entry (no SRAM access is permitted after this write)

Step 2: Perform the mode change to enter into STANBDY Mode

Step 3: On wakeup from STANDBY, clear the GPR\_SLEEP\_BIT before any access is made to the SRAM

Note: Implementation Specific Parameter.

Table 4-375. Attribute McuPowerMode (McuModeSettingConf) detailed description

| Property      | Value          |
|---------------|----------------|
| Label         | Operating Mode |
| Туре          | ENUMERATION    |
| Origin        | Custom         |
| Symbolic Name | false          |
| Default       | DRUN           |
| Range         | RUN3           |

Table 4-375. Attribute McuPowerMode (McuModeSettingConf) detailed description

| Property | Value      |
|----------|------------|
|          | RUN2       |
|          | RUN1       |
|          | RUN0       |
|          | DRUN       |
|          | STOP0      |
|          | STANDBY0   |
|          | LPU_RUN    |
|          | SAFE       |
|          | RESET      |
|          | RESET_DEST |

# 4.9.19.3 McuSystemClockSwitch (McuModeSettingConf)

System Clock Select. Configure the ME\_mode\_MC[SYSCLK] register field.

Provides the clock (divided or not) to the Core/part of Peripherals.

The system clock is either:

- Internal 16Mhz oscillator IRC
- External oscillator XOSC
- PLLO

Value extracted from Resource: MCU.CLockSelect.List

If the 4-40 MHz crystal osc. clock is selected as the system clock, XOSC must be on. f the system PLL clock is selected as the system clock, PLL0 must be on. Note: Implementation Specific Parameter.

Table 4-376. Attribute McuSystemClockSwitch (McuModeSettingConf) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | System Clock Switch |
| Туре          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |

## 4.9.19.4 McuFircControl (McuModeSettingConf)

Fast 16 MHz internal RC oscillator control. Configure the ME\_mode\_MC[RCON] register field. This option should be used only for STBY0 states, else is by default configured with '1' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-377. Attribute McuFircControl (McuModeSettingConf) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | FIRC 16MHz enabled |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

# 4.9.19.5 McuFXoscControl (McuModeSettingConf)

Fast XOSC oscillator control. Configure the ME\_mode\_MC[FXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-378. Attribute McuFXoscControl (McuModeSettingConf) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FXOSC enabled |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

## 4.9.19.6 McuSlrcOscControl (McuModeSettingConf)

Slow IRC oscillator control. Configure the ME\_mode\_MC[SIRCON] register field. Note: Implementation Specific Parameter.

Table 4-379. Attribute McuSIrcOscControl (McuModeSettingConf) detailed description

| Property | Value        |
|----------|--------------|
| Label    | SIRC enabled |
| Туре     | BOOLEAN      |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-379. Attribute McuSIrcOscControl (McuModeSettingConf) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

# 4.9.19.7 McuSXOscControl (McuModeSettingConf)

Slow XOSC oscillator control. Configure the ME\_mode\_MC[SXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-380. Attribute McuSXOscControl (McuModeSettingConf) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | SXOSC enabled |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.9.19.8 McuPII0Control (McuModeSettingConf)

PLL0 oscillator control. Configure the ME\_mode\_MC[PLL0ON] register field. Note: Implementation Specific Parameter.

Table 4-381. Attribute McuPII0Control (McuModeSettingConf) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | PLL0 enabled |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

User Manual, Rev. 1.0

## 4.9.19.9 McuFlashPowerControl (McuModeSettingConf)

Code flash power-down control. Configure the ME\_mode\_MC[FLAON] register field. This option should be used only for DRUN/RUN0/RUN1/RUN2/RUN3/STOP0 states. In Standby mode the value is read only and set to PowerDown. In RESET and SAFE the value is read only and set to NormalMode. Note: Implementation Specific Parameter.

Table 4-382. Attribute McuFlashPowerControl (McuModeSettingConf) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Flash Power-Down Control |
| Туре          | ENUMERATION              |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | NormalMode               |
| Range         | PowerDown<br>NormalMode  |

# 4.9.19.10 McuOutputPowerDownControl (McuModeSettingConf)

I/O output power-down control Configure the ME\_mode\_MC[PDO] register field. This option should be used only for SAFE/STOP0 states, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-383. Attribute McuOutputPowerDownControl (McuModeSettingConf) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Output Power Down Control |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

# 4.9.19.11 McuMainVoltageRegulatorControl (McuModeSettingConf)

Main voltage regulator control

Configure the ME\_mode\_MC[MVRON] register field.

User Manual, Rev. 1.0

This option should be configured only for STOP0 mode;

For STANDBY mode it is switched off by default and for the others is by default configured with '1' value and the field is read-only.

Note: Implementation Specific Parameter.

Table 4-384. Attribute McuMainVoltageRegulatorControl (McuModeSettingConf) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | Main Voltage Regulator Control |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | true                           |

# 4.9.19.12 McuPowerLevelControl (McuModeSettingConf)

Power Level. These value indicates the relative power consumtion level of this mode with respect to that of other modes. This field is read only and set to 0 for STANDBY0, STOP0 an RESET modes. Note: Implementation Specific Parameter.

Table 4-385. Attribute McuPowerLevelControl (McuModeSettingConf) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Power Level Control |
| Туре          | INTEGER             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | 0                   |

# 4.9.19.13 McuFastTransition (McuModeSettingConf)

This option will enable to configure the ME\_mode\_MC register for current mode to have different settings after wakeup. Any modification of the mode configuration register of the currently selected mode will not be taken into account immediately but on the next request to enter this mode. Register ME\_mode\_MC will not be set if this option is true. This parameter is enabled only if "McuPowerMode" is STOP0 or STANDBY0 or LPU\_RUN. Note: Implementation Specific Parameter.

Table 4-386. Attribute McuFastTransition (McuModeSettingConf) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Mcu Wakeup Fast Config |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

# 4.9.19.14 Form McuCoreConfiguration

This registers contains the boot address of COREs

Note: Implementation Specific Parameter.

Is included by form: Form McuModeSettingConf



Figure 4-66. Tresos Plugin snapshot for McuCoreConfiguration form.

## 4.9.19.14.1 McuCoreCaddr1ResetEnable (McuCoreConfiguration)

Set this to TRUE to enable core Z4A Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-387. Attribute McuCoreCaddr1ResetEnable (McuCoreConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Core Z4A reset enable. |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

#### 4.9.19.14.2 McuCoreZ4ADefaultBootAddrEnable (McuCoreConfiguration)

1 - Core Z4A Boot Address is not updated.

0 - Core Z4A Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-388. Attribute McuCoreZ4ADefaultBootAddrEnable (McuCoreConfiguration) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | Core Z4A Uses Default Boot Address |
| Туре          | BOOLEAN                            |
| Origin        | Custom                             |
| Symbolic Name | false                              |
| Default       | true                               |

#### 4.9.19.14.3 McuCoreCaddr1BootAddr (McuCoreConfiguration)

Boot address for core Z4A after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-389. Attribute McuCoreCaddr1BootAddr (McuCoreConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Core Z4A boot address |
| Type          | INTEGER               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 0                     |

#### 4.9.19.14.4 McuCoreCaddr2ResetEnable (McuCoreConfiguration)

Set this to TRUE to enable core Z4B Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-390. Attribute McuCoreCaddr2ResetEnable (McuCoreConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Core Z4B reset enable. |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

## 4.9.19.14.5 McuCoreZ4BDefaultBootAddrEnable (McuCoreConfiguration)

- 1 Core Z4B Boot Address is not updated.
- 0 Core Z4B Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-391. Attribute McuCoreZ4BDefaultBootAddrEnable (McuCoreConfiguration) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | Core Z4B Uses Default Boot Address |
| Туре          | BOOLEAN                            |
| Origin        | Custom                             |
| Symbolic Name | false                              |
| Default       | true                               |

# 4.9.19.14.6 McuCoreCaddr2BootAddr (McuCoreConfiguration)

Boot address for core Z4B after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-392. Attribute McuCoreCaddr2BootAddr (McuCoreConfiguration) detailed description

| Property | Value                 |
|----------|-----------------------|
| Label    | Core Z4B boot address |
| Туре     | INTEGER               |

Table continues on the next page...

291

Table 4-392. Attribute McuCoreCaddr2BootAddr (McuCoreConfiguration) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | 0      |

#### 4.9.19.14.7 McuCoreCaddr3ResetEnable (McuCoreConfiguration)

Set this to TRUE to enable core Z2 Reset after the mode change

Note: Implementation Specific Parameter.

Table 4-393. Attribute McuCoreCaddr3ResetEnable (McuCoreConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Core Z2 reset enable. |
| Туре          | BOOLEAN               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | false                 |

# 4.9.19.14.8 McuCoreZ2DefaultBootAddrEnable (McuCoreConfiguration)

1 - Core Z2 Boot Address is not updated.

0 - Core Z2 Boot Address is updated.

Note: Implementation Specific Parameter.

Table 4-394. Attribute McuCoreZ2DefaultBootAddrEnable (McuCoreConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Core Z2 Uses Default Boot Address |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | true                              |

#### 4.9.19.14.9 McuCoreCaddr3BootAddr (McuCoreConfiguration)

Boot address for core Z2 after the mode change.

The value from this field will be masked with 0xFFFFFFC.

Note: Implementation Specific Parameter.

Table 4-395. Attribute McuCoreCaddr3BootAddr (McuCoreConfiguration) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Core Z2 boot address |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |

# 4.9.19.15 Form McuModeSettingConfAfterWkp

This container contains the configuration for the Mode setting of the MCU. These options are valid only if the selected mode is one of low power type (STANDBY0, LPU\_RUN or STOP0). Note: Implementation Specific Parameter.

Is included by form: Form McuModeSettingConf



Figure 4-67. Tresos Plugin snapshot for McuModeSettingConfAfterWkp form.

User Manual, Rev. 1.0

#### 4.9.19.15.1 McuSystemClockSwitch (McuModeSettingConfAfterWkp)

System Clock Select. Configure the ME\_mode\_MC[SYSCLK] register field.

Provides the clock (divided or not) to the Core/part of Peripherals.

The system clock is either:

- Internal 16Mhz oscillator IRC
- External oscillator XOSC
- PLLO

Value extracted from Resource: MCU.CLockSelect.List

If the 4-40 MHz crystal osc. clock is selected as the system clock, XOSC must be on. f the system PLL clock is selected as the system clock, PLL0 must be on. Note: Implementation Specific Parameter.

Table 4-396. Attribute McuSystemClockSwitch (McuModeSettingConfAfterWkp) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | System Clock Switch |
| Туре          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |

# 4.9.19.15.2 McuFircControl (McuModeSettingConfAfterWkp)

Fast 16 MHz internal RC oscillator control. Configure the ME\_mode\_MC[RCON] register field. This option should be used only for STBY0 states, else is by default configured with '1' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-397. Attribute McuFircControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | FIRC 16MHz Control |
| Type          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

# 4.9.19.15.3 McuFXoscControl (McuModeSettingConfAfterWkp)

Fast XOSC oscillator control. Configure the ME\_mode\_MC[FXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-398. Attribute McuFXoscControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FXOSC Control |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

### 4.9.19.15.4 McuSlrcOscControl (McuModeSettingConfAfterWkp)

Slow IRC oscillator control. Configure the ME\_mode\_MC[SIRCON] register field. Note: Implementation Specific Parameter.

Table 4-399. Attribute McuSircOscControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | SIRC Control |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

# 4.9.19.15.5 McuSXOscControl (McuModeSettingConfAfterWkp)

Slow XOSC oscillator control. Configure the ME\_mode\_MC[SXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-400. Attribute McuSXOscControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | SXOSC Control |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

#### 4.9.19.15.6 McuPII0Control (McuModeSettingConfAfterWkp)

PLL0 oscillator control. Configure the ME\_mode\_MC[PLL0ON] register field. Note: Implementation Specific Parameter.

Table 4-401. Attribute McuPII0Control (McuModeSettingConfAfterWkp) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | PLL0 Control |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

# 4.9.19.15.7 McuFlashPowerControl (McuModeSettingConfAfterWkp)

Code flash power-down control. Configure the ME\_mode\_MC[CFLAON] register field. Note: Implementation Specific Parameter.

Table 4-402. Attribute McuFlashPowerControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Flash Power-Down Control |
| Type          | ENUMERATION              |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | NormalMode               |
| Range         | PowerDown<br>NormalMode  |

# 4.9.19.15.8 McuOutputPowerDownControl (McuModeSettingConfAfterWkp)

I/O output power-down control Configure the ME\_mode\_MC[PDO] register field. This option should be used only for SAFE/STOP0 states, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-403. Attribute McuOutputPowerDownControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Output Power Down Control |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

# 4.9.19.15.9 McuPowerLevelControl (McuModeSettingConfAfterWkp)

Power Level. These value indicates the relative power consumtion level of this mode with respect to that of other modes. Note: Implementation Specific Parameter.

Table 4-404. Attribute McuPowerLevelControl (McuModeSettingConfAfterWkp) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Power Level Control |
| Туре          | INTEGER             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | 0                   |

### 4.9.19.16 Form McuLpuConfiguration

This container contains the configuration for the LPU module. These options are valid only if the selected mode is LPU\_RUN. Note: Implementation Specific Parameter.

Is included by form: Form McuModeSettingConf



Figure 4-68. Tresos Plugin snapshot for McuLpuConfiguration form.

#### 4.9.19.16.1 McuCAN0ContinuousOperation (McuLpuConfiguration)

CANO continuous operation across LPU modes. CAN CHI frequency will switch from FS80 to LPU\_SYS\_CLK which will require reconfiguration thus inhibiting continuous operation across LPU modes.

Configure the LPU\_mode\_CF[CAN0\_CONT] register field.

0 Continuous CAN0 operation is not supported

1 Continuous CAN0 operation is supported. CAN0 needs to be operated by selected FXOSC as the source of its CHI clock by configuring MC\_CGM\_ACx

This option should be used only for LPU\_RUN state, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-405. Attribute McuCAN0ContinuousOperation (McuLpuConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Mcu CAN0 Continuous Operation |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

# 4.9.19.16.2 McuDirectDrun (McuLpuConfiguration)

Transition to DRUN on LPU\_STANDBY exit.

Configure the LPU\_mode\_CF[DIRECT\_DRUN] register field.

0 Switch to LPU\_RUN on exit from LPU\_STANDBY

1 Switch to DRUN on exit from LPU\_STANDBY

This option should be used only for LPU\_RUN state, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-406. Attribute McuDirectDrun (McuLpuConfiguration) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Mcu Direct DRUN |
| Туре          | BOOLEAN         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | false           |

# 4.9.19.16.3 McuSystemClockSelect (McuLpuConfiguration)

System clock selection in LPU RUN mode.

Configure the LPU\_mode\_CF[SYS\_CLK\_SEL] register field.

0 Select FIRC clock source

1 Select FXOSC clock source

This option should be used only for LPU\_RUN state, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-407. Attribute McuSystemClockSelect (McuLpuConfiguration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Mcu System Clock Select |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

User Manual, Rev. 1.0

#### 4.9.19.16.4 McuLpuSleep (McuLpuConfiguration)

Core sleep request during LPU RUN.

Configure the LPU\_mode\_CF[LPU\_SLEEP] register field.

0 No core sleep request

#### 1 Core sleep request

This option should be used only for LPU\_RUN state, else is by default configured with '0' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-408. Attribute McuLpuSleep (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Mcu LPU Sleep |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.9.19.16.5 McuFircControl (McuLpuConfiguration)

Fast 16 MHz internal RC oscillator control. Configure the LPU\_mode\_CF[FIRC\_ON] register field. This option should be used only for LPU\_STOP and LPU\_STANDBY states, else is by default configured with '1' value and the field is read-only. Note: Implementation Specific Parameter.

Table 4-409. Attribute McuFircControl (McuLpuConfiguration) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | FIRC 16MHz Control |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |
| Default       | true               |

### 4.9.19.16.6 McuFXoscControl (McuLpuConfiguration)

Fast XOSC oscillator control. Configure the LPU\_mode\_CF[FXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-410. Attribute McuFXoscControl (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FXOSC Control |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

#### 4.9.19.16.7 McuSlrcOscControl (McuLpuConfiguration)

Slow IRC oscillator control. Configure the LPU\_mode\_CF[SIRCON] register field. Note: Implementation Specific Parameter.

Table 4-411. Attribute McuSIrcOscControl (McuLpuConfiguration) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | SIRC Control |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

#### 4.9.19.16.8 McuSXOscControl (McuLpuConfiguration)

Slow XOSC oscillator control. Configure the LPU\_mode\_CF[SXOSCON] register field. Note: Implementation Specific Parameter.

Table 4-412. Attribute McuSXOscControl (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | SXOSC Control |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.9.19.16.9 McuLpuMRIGInterruptEnable (McuLpuConfiguration)

LPU mode request ignored interrupt enable. Configure the LPU\_ICR[LPU\_MRIG\_E] register field. Note: Implementation Specific Parameter.

Table 4-413. Attribute McuLpuMRIGInterruptEnable (McuLpuConfiguration) detailed description

| Property      | Value                                     |
|---------------|-------------------------------------------|
| Label         | Enable LPU Mode Request Ignored Interrupt |
| Туре          | BOOLEAN                                   |
| Origin        | Custom                                    |
| Symbolic Name | false                                     |
| Default       | false                                     |

#### 4.9.19.16.10 McuLpuNEMInterruptEnable (McuLpuConfiguration)

LPU non-exist mode interrupt enable. Configure the LPU\_ICR[LPU\_NEM\_E] register field. Note: Implementation Specific Parameter.

Table 4-414. Attribute McuLpuNEMInterruptEnable (McuLpuConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | Enable LPU Non-Existing Mode Interrupt |
| Туре          | BOOLEAN                                |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | false                                  |

#### 4.9.19.16.11 McuDisableEmios2 (McuLpuConfiguration)

eMIOS\_2 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that eMIOS\_2 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[eMIOS\_2] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-415. Attribute McuDisableEmios2 (McuLpuConfiguration) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Disable EMIOS_2 |
| Туре          | BOOLEAN         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | false           |

# 4.9.19.16.12 McuDisableEmios0 (McuLpuConfiguration)

eMIOS\_0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that eMIOS\_0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[eMIOS\_0] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-416. Attribute McuDisableEmios0 (McuLpuConfiguration) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Disable EMIOS_0 |
| Туре          | BOOLEAN         |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | false           |

# 4.9.19.16.13 McuDisableCmp2 (McuLpuConfiguration)

CMP\_2 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that CMP\_2 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[CMP\_2] register field.

- 0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.
- 1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-417. Attribute McuDisableCmp2 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable CMP_2 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.9.19.16.14 McuDisableCmp1 (McuLpuConfiguration)

CMP\_1 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that CMP\_1 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[CMP\_1] register field.

- 0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.
- 1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-418. Attribute McuDisableCmp1 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable CMP_1 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

### 4.9.19.16.15 McuDisableCmp0 (McuLpuConfiguration)

CMP\_0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that CMP\_0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[CMP\_0] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-419. Attribute McuDisableCmp0 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable CMP_0 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

### 4.9.19.16.16 McuDisableMemu1 (McuLpuConfiguration)

MEMU\_1 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that MEMU\_1 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[MEMU\_1] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-420. Attribute McuDisableMemu1 (McuLpuConfiguration) detailed description

| Property | Value          |
|----------|----------------|
| Label    | Disable MEMU_1 |
| Туре     | BOOLEAN        |

Table continues on the next page...

Table 4-420. Attribute McuDisableMemu1 (McuLpuConfiguration) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

#### 4.9.19.16.17 McuDisableBctu (McuLpuConfiguration)

BCTU is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that BCTU will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[BCTU] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-421. Attribute McuDisableBctu (McuLpuConfiguration) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | Disable BCTU |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

# 4.9.19.16.18 McuDisableCan0 (McuLpuConfiguration)

CAN0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that CAN0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[CAN0] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-422. Attribute McuDisableCan0 (McuLpuConfiguration) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | Disable CAN0 |
| Туре          | BOOLEAN      |
| Origin        | Custom       |
| Symbolic Name | false        |
| Default       | false        |

# 4.9.19.16.19 McuDisableLin0 (McuLpuConfiguration)

LIN\_0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that LIN\_0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[LIN\_0] register field.

0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.

1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-423. Attribute McuDisableLin0 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable LIN_0 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

#### 4.9.19.16.20 McuDisableSpi0 (McuLpuConfiguration)

SPI\_0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that SPI\_0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[SPI\_0] register field.

- 0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.
- 1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-424. Attribute McuDisableSpi0 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable SPI_0 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

#### 4.9.19.16.21 McuDisableAdc0 (McuLpuConfiguration)

ADC\_0 is disabled in RUN mode using ME\_PCTL, it is suggested to configure MDIS to 1 in LPU modes as by default the clock to that ADC\_0 will be enabled while transitioning to LPU mode.

Configure the LPU\_MDIS[ADC\_0] register field.

- 0 Module clock is enabled in LPU\_RUN or LPU\_SLEEP mode.
- 1 Module clock is disabled in LPU\_RUN or LPU\_SLEEP mode.

Note: Implementation Specific Parameter.

Table 4-425. Attribute McuDisableAdc0 (McuLpuConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Disable ADC_0 |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.9.20 Form McuRamSectorSettingConf

This container contains the configuration for the RAM Sector setting.

**Is included by form :** Form McuModuleConfiguration



Figure 4-69. Tresos Plugin snapshot for McuRamSectorSettingConf form.

# 4.9.20.1 McuRamSectorId (McuRamSectorSettingConf)

This parameter shall represent the ID of the MCU RAM Sector configuration.

Table 4-426. Attribute McuRamSectorId (McuRamSectorSettingConf) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | RAM Sector ID |
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | true          |

# 4.9.20.2 McuRamDefaultValue (McuRamSectorSettingConf)

This parameter shall represent the Data pre-setting to be initialized. Default value is 0xbabababa. Note: Implementation Specific Parameter.

Table 4-427. Attribute McuRamDefaultValue (McuRamSectorSettingConf) detailed description

| Property | Value             |
|----------|-------------------|
| Label    | RAM Default Value |
| Туре     | INTEGER           |
| Origin   | AUTOSAR_ECUC      |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-427. Attribute McuRamDefaultValue (McuRamSectorSettingConf) detailed description (continued)

| Property      | Value           |
|---------------|-----------------|
| Symbolic Name | false           |
| Default       | 0               |
| Invalid       | Range <=255 >=0 |

### 4.9.20.3 McuRamSectionBaseAddress (McuRamSectorSettingConf)

This parameter represents the RAM section base address. The address must be aligned to 4 bytes. Note: Implementation Specific Parameter.

Table 4-428. Attribute McuRamSectionBaseAddress (McuRamSectorSettingConf) detailed description

| Property      | Value                                                                                                                                                                                                                                                                                        |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Label         | RAM Section Base Address                                                                                                                                                                                                                                                                     |
| Туре          | INTEGER                                                                                                                                                                                                                                                                                      |
| Origin        | AUTOSAR_ECUC                                                                                                                                                                                                                                                                                 |
| Symbolic Name | false                                                                                                                                                                                                                                                                                        |
| Default       | 1073741824                                                                                                                                                                                                                                                                                   |
| Invalid       | Range <ecu:get('mcu.mcumoduleconfiguration.mcuramsectorsettingconf.mcuramsectionbaseaddress.high')>=ecu:get('Mcu.McuModuleConfiguration.McuRamSectorSettingConf.McuRamSectionBaseAddress.low')</ecu:get('mcu.mcumoduleconfiguration.mcuramsectorsettingconf.mcuramsectionbaseaddress.high')> |

# 4.9.20.4 McuRamSectionSize (McuRamSectorSettingConf)

This parameter represents the RAM section size in bytes.

Note: Implementation Specific Parameter.

Table 4-429. Attribute McuRamSectionSize (McuRamSectorSettingConf) detailed description

| Property | Value            |
|----------|------------------|
| Label    | RAM Section Size |
| Туре     | INTEGER          |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-429. Attribute McuRamSectionSize (McuRamSectorSettingConf) detailed description (continued)

| Property      | Value              |
|---------------|--------------------|
| Origin        | AUTOSAR_ECUC       |
| Symbolic Name | false              |
| Default       | 1024               |
| Invalid       | Range <=786431 >=0 |

# 4.9.20.5 McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf)

This parameter represents the RAM section base address. The address must be aligned to 4 bytes. If this parameter is empty, then the integer values from

"McuRamSectionBaseAddress" will be used. Note: Implementation Specific Parameter.

Table 4-430. Attribute McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | RAM Section Base Address Linker Symbol |
| Туре          | STRING                                 |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       |                                        |

# 4.9.20.6 McuRamSectionSizeLinkerSym (McuRamSectorSettingConf)

This parameter represents the RAM section size in bytes. The size must be multiple of 4. If this parameter is empty, then the integer values from "McuRamSectionSize" will be used. Note: Implementation Specific Parameter.

Table 4-431. Attribute McuRamSectionSizeLinkerSym (McuRamSectorSettingConf) detailed description

| Property | Value                          |
|----------|--------------------------------|
| Label    | RAM Section Size Linker Symbol |
| Туре     | STRING                         |
| Origin   | Custom                         |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-431. Attribute McuRamSectionSizeLinkerSym (McuRamSectorSettingConf) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |
| Default       |       |

# 4.9.21 Form McuRunConfig

This container is for Peripheral Run Configurations. Configure the ME\_RUN\_PC0..7 registers. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration



Figure 4-70. Tresos Plugin snapshot for McuRunConfig form.

### 4.9.21.1 McuModeRun3 (McuRunConfig)

Check if you want to enable the peripheral in RUN3 mode. This parameter can be used only if ../../McuEnableMode/McuModeRun3 is ON. Note: Implementation Specific Parameter.

Table 4-432. Attribute McuModeRun3 (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.21.2 McuModeRun2 (McuRunConfig)

Check if you want to enable the peripheral in RUN2 mode. This parameter can be used only if ../../McuEnableMode/McuModeRun2 is ON. Note: Implementation Specific Parameter.

Table 4-433. Attribute McuModeRun2 (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.21.3 McuModeRun1 (McuRunConfig)

Check if you want to enable the peripheral in RUN1 mode. This parameter can be used only if ../../McuEnableMode/McuModeRun1 is ON. Note: Implementation Specific Parameter.

Table 4-434. Attribute McuModeRun1 (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.21.4 McuModeRun0 (McuRunConfig)

Check if you want to enable the peripheral in RUN0 mode. Note: Implementation Specific Parameter.

Table 4-435. Attribute McuModeRun0 (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

User Manual, Rev. 1.0

NXP Semiconductors

313

# 4.9.21.5 McuModeDRun (McuRunConfig)

Check if you want to enable the peripheral in DRUN mode. Note: Implementation Specific Parameter.

Table 4-436. Attribute McuModeDRun (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.21.6 McuModeSafe (McuRunConfig)

Check if you want to enable the peripheral in SAFE mode. Note: Implementation Specific Parameter.

Table 4-437. Attribute McuModeSafe (McuRunConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.22 Form McuLowPowerConfig

This container is for Peripheral Low-Power Configurations. Configure the ME\_LP\_PC0..7 registers. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration



Figure 4-71. Tresos Plugin snapshot for McuLowPowerConfig form.

# 4.9.22.1 McuStop0 (McuLowPowerConfig)

Check if you want to enable the peripheral in STOP mode. Note: Implementation Specific Parameter.

Table 4-438. Attribute McuStop0 (McuLowPowerConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.22.2 McuStandby0 (McuLowPowerConfig)

Check if you want to enable the peripheral in STANDBY0 mode. Note: Implementation Specific Parameter.

Table 4-439. Attribute McuStandby0 (McuLowPowerConfig) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.23 Form McuPeripheral

This contains the combination for current peripheral in Run and LowPower Mode.

Note: Implementation Specific Container.

**Is included by form :** Form McuModuleConfiguration

315



Figure 4-72. Tresos Plugin snapshot for McuPeripheral form.

# 4.9.23.1 McuPerName (McuPeripheral)

This is the name of the peripheral.

Note: Implementation Specific Parameter.

Table 4-440. Attribute McuPerName (McuPeripheral) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Mcu Peripheral Name |
| Туре          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |

# 4.9.23.2 McuPerDBGConfig (McuPeripheral)

Sets MC\_ME\_PCTLx[DBG\_F] bit. Peripheral control in debug mode: This bit controls the state of the peripheral in debug mode.

This feature is useful to freeze the peripheral state while entering debug.

- 0 Peripheral state depends on RUN\_CFG/LP\_CFG bits and the chip mode.
- 1 Peripheral is frozen if not already frozen in chip modes.

Note: Implementation Specific Parameter.

Table 4-441. Attribute McuPerDBGConfig (McuPeripheral) detailed description

| Property | Value                            |
|----------|----------------------------------|
| Label    | Peripheral control in debug mode |

Table continues on the next page...

Table 4-441. Attribute McuPerDBGConfig (McuPeripheral) detailed description (continued)

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

# 4.9.23.3 McuPerRunConfig (McuPeripheral)

The configuration selected for this peripheral in Run Mode. Note: Implementation Specific Parameter.

Table 4-442. Attribute McuPerRunConfig (McuPeripheral) detailed description

| Property | Value                   |
|----------|-------------------------|
| Label    | Run Modes Configuration |
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | Custom                  |

# 4.9.23.4 McuPerLowPwrConfig (McuPeripheral)

The configuration selected for this peripheral in Low-Power Mode. Note: Implementation Specific Parameter.

Table 4-443. Attribute McuPerLowPwrConfig (McuPeripheral) detailed description

| Property | Value                       |
|----------|-----------------------------|
| Label    | Non-Run Modes Configuration |
| Туре     | SYMBOLIC-NAME-REFERENCE     |
| Origin   | Custom                      |

#### How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE. JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2017 NXP B.V.

Document Number UM35MCUASR4.2 Rev0002R1.0.0 Revision 1.0



