# **GEBZE TECHNICAL UNIVERSITY**

# CSE 331/503 Computer Organization Homework # 4

Ahmet YAZICI 1801042639

## **The Truth Table for the Main Control**

|                  | 000        | 000<br>1 | 001<br>0 | 0011 | 0100 | 010<br>1 | 0110 | 0111 | 1000 | 1001 |
|------------------|------------|----------|----------|------|------|----------|------|------|------|------|
|                  | R-<br>type | addi     | andi     | ori  | nori | beq      | bne  | slti | lw   | SW   |
| RegDst           | 1          | 0        | 0        | 0    | 0    | X        | X    | Х    | X    | Х    |
| ALUSrc           | 0          | 1        | 1        | 1    | 1    | 0        | 0    | 1    | 1    | 1    |
| MemtoReg         | 0          | 0        | 0        | 0    | 0    | X        | Х    | 0    | 1    | Х    |
| RegWrite         | 1          | 1        | 1        | 1    | 1    | 0        | 0    | 1    | 1    | 0    |
| MemRead          | 0          | 0        | 0        | 0    | 0    | 0        | 0    | 0    | 1    | 0    |
| MemWrite         | 0          | 0        | 0        | 0    | 0    | 0        | 0    | 0    | 0    | 1    |
| Branch           | 0          | 0        | 0        | 0    | 0    | 1        | 1    | 0    | 0    | 0    |
| IsEqual          | 0          | 0        | 0        | 0    | 0    | 1        | 0    | 0    | 0    | 0    |
| ALUop(Symb olic) | r          | add      | and      | or   | nor  | sub      | sub  | slt  | add  | add  |
| ALUop2           | 1          | 0        | 0        | 1    | 1    | 0        | 0    | 1    | 0    | 0    |
| ALUop1           | 1          | 1        | 1        | 0    | 0    | 0        | 0    | 1    | 0    | 0    |
| ALUop2           | 1          | 0        | 1        | 0    | 1    | 1        | 1    | 0    | 0    | 0    |

## **The Truth Table for the ALU Control**

| Instruction | P2 P1 P0 | F2 F1 F0 | Desired    | C2 C1 C0    |
|-------------|----------|----------|------------|-------------|
| opcode      | ALUop    | Function | ALU action | ALU control |
| lw          | 000      | xxx      | add        | 000         |
| sw          | 000      | xxx      | add        | 000         |
| beq         | 001      | xxx      | sub        | 010         |
| bne         | 001      | xxx      | sub        | 010         |
| addi        | 010      | xxx      | add        | 000         |
| andi        | 011      | xxx      | and        | 110         |
| ori         | 100      | xxx      | or         | 111         |
| nori        | 101      | xxx      | nor        | 101         |
| slti        | 110      | xxx      | slt        | 100         |
| r-type      | 111      | 000      | and        | 110         |
| r-type      | 111      | 001      | add        | 000         |
| r-type      | 111      | 010      | sub        | 010         |
| r-type      | 111      | 011      | xor        | 001         |
| r-type      | 111      | 100      | nor        | 101         |
| r-type      | 111      | 101      | or         | 111         |

## The Single Cycle Datapath



I implemented the MiniMIPS processor according to this datapath which is taken from the book. For perform bne and beq instructions, I add additional logical gates and one extra main control signa(IsEqual). The new signal will be 1 when the instruction is beq. With the help of this extra signal, the processor can distinguish between beq and bne. For program counter, I use 32-bit program counter and for next instruction, I incremented it by one. For branch calculation, I did not shift the immediate value. All the other parts exactly same with book's datapath.

Added and subtracted parts can be seen in the datapath photo.

#### **Testbench Results**

#### -Main Control

```
# ****-Main-Control- time = 0 ****
# OpCode = 0000
# RegDst = 1
# ALUSrc = 0
# MemtoReg = 0
                        R-Type
# RegWrite = 1
# MemRead = 0
# MemWrite = 0
# Branch = 0
# IsEqual = 0
\# ALUop(2-1-0) = 111
# ****-Main-Control-time = 5 ****
# OpCode = 0110
# RegDst = 0
# ALUSrc = 0
# MemtoReg = 0
# RegWrite = 0
                           bne
# MemRead = 0
# MemWrite = 0
# Branch = 1
# IsEqual = 0
\# ALUop(2-1-0) = 001
# ****-Main-Control- time = 10 ****
# OpCode = 0101
# RegDst = 0
# ALUSrc = 0
# MemtoReg = 0
# RegWrite = 0
# MemRead = 0
                           beq
# MemWrite = 0
# Branch = 1
# IsEqual = 1
\# ALUop(2-1-0) = 001
# ****-Main-Control- time = 15 ****
# OpCode = 1000
# RegDst = 0
# ALUSrc = 1
# MemtoReg = 1
# RegWrite = 1
                           lw
# MemRead = 1
# MemWrite = 0
# Branch = 0
# IsEqual = 0
\# ALUop(2-1-0) = 000
```

#### -ALU Control

```
\# ****-ALU-Control- time = 0 ****
# ALUop = 010
                    addi
# func = 000
# ALUctr = 000
\# ****-ALU-Control- time = 5 ****
# ALUop = 111
                     xor
# func = 011
# ALUctr = 001
# ****-ALU-Control- time = 10 ****
# ALUop = 000
                   lw/sw
# func = 011
# ALUctr = 000
# ****-ALU-Control- time = 15 ****
# ALUop = 011
                   andi
# func = 011
# ALUctr = 110
# ****-ALU-Control-time = 20 ****
# ALUop = 001
                  beq/bne
# func = 011
# ALUctr = 010
```

#### -Sign Extend

### -Instruction Memory

```
# ****-Instruction Memory- time = 0 ****
                            new inst
instruction = 0001000001000001
****-Instruction Memory- time = 5 ****
                             pc+1
instruction = 0001000001000001
****-Instruction Memory- time = 10 ****
                            new inst
instruction = 0001000010000010
****-Instruction Memory- time = 15 ****
                             pc+1
instruction = 0001000010000010
****-Instruction Memory- time = 20 ****
                            new inst
instruction = 0101001010000010
# ****-Instruction Memory- time = 25 ****
                             pc+1
instruction = 0101001010000010
****-Instruction Memory- time = 30 ****
new inst
instruction = 0001000001000010
****-Instruction Memory- time = 35 ****
pc+1
instruction = 0001000001000010
# ****-Instruction Memory- time = 40 ****
                           new inst
instruction = 0001000001000011
```

(The instructions in testbench not the final instructions)

#### -Registers

```
# ****-Registers-time = 0 ****
# ReadReg1 = 001
# ReadReg2 = 010
# WriteReg = 011
# RegWriteSignal = 0
# ****-Registers- time = 5 ****
# ReadReg1 = 001
# ReadReg2 = 010
# WriteReg = 011
# RegWriteSignal = 1
# ****-Registers- time = 10 ****
# ReadReg1 = 001
# ReadReg2 = 010
# WriteReg = 011
# RegWriteSignal = 1
```



#### -Data Memory

```
****-Data Memory- time = 0 ****
 # MemWriteSignal = 0
# MemReadSignal = 1
****-Data Memory- time = 5 ****
MemWriteSignal = 1
# MemReadSignal = 0
 ata.txt - Notepad
               data_outp.txt - Notepad
File Edit Format View Help
               File Edit Format View Help
// memory data file (do not edit the following line - required for mem load use)
instance=/mips_data_testbench/mdInst/data_memory
// format=bin addressradix=h dataradix=b version=1.0 wordsperline=1 noaddress
9999999999999999999999999999
00000000000000000000000000000000111
               0000000000000000000000000000001011
               0000000000000000000000000000001100
               0000000000000000000000000000001111
               0000000000000000000000000000001101
0000000000000000000000000000001110
0000000000000000000000000000001111
00000000000000000000000000000010011
               9999999999999999999999999999999
0000000000000000000000000000010011
00000000000000000000000000000010111
               0000000000000000000000000000011001
               00000000000000000000000000000010110
000000000000000000000000000000010111
0000000000000000000000000000011011
               0000000000000000000000000000011000
999999999999999999999999999999
               000000000000000000000000000011010
0000000000000000000000000000011101
000000000000000000000000000011110
               000000000000000000000000000011011
000000000000000000000000000011111
               000000000000000000000000000011100
0000000000000000000000000000011101
0000000000000000000000000000011110
0000000000000000000000000000011111
0000000000000000000000000000000110
999999999999999999999999999999999
0000000000000000000000000000000110
0000000000000000000000000000000111
999999999999999999999999999999
0000000000000000000000000000001100
               0000000000000000000000000000001101
```

#### -MiniMIPS

```
instruction.txt - Notepad
File Edit Format View
                    Help
0000 101 010 001 000
0000_000_111_001_000
0000_010_011_001_001
0000_001_001_001_001
0000 101 010 001 010
0000 001 001 001 010
0000 101 010 001 011
0000_000_111_001_011
0000 101 010 001 100
0000_000_111_001_100
0000 101 010 001 101
0000_000_111_001_101
0001 011 001 000101
0001_000_001_001011
0010 111 001 000000
0010 000 001 111111
0011_111_001_000000
0011_000_001_111111
0100 111 001 000000
0100 000 001 111111
0111_010_001_000001
0111_010_001_000011
1000_000_001_000010
1000_010_001_000001
1001 000 001 000001
1001_001 001 000011
0101 000 000 000001
0001 000 001 000111
0101 000 001 000001
0001 000 001 000111
0110_000_001_000001
0001_000_001_000111
0110 000 000 000001
0001 000 001 000111
```

I used these instructions to test all the instructions twice. For testing the beq and bne, I added extra addi instructions. To make the test easier to understand, I always save the results in the register 1(\$1) and print out the register 1.

The arrows show the content of register 1(\$1) is changing. The result of operation stores in register 1.

```
****-MiniMIPS- time =
Instruction = 0000101010001000
                          and $1,$5,$2 $5=101
                                                   $2=010
****-MiniMIPS-time = 10
Instruction = 0000000111001000
                          and $1,$0,$7
                                         $0=000
                                                   $7=111
****-MiniMIPS-time = 20
Instruction = 0000010011001001
                          add $1,$2,$3
                                        $2=010
                                                   $3=011
****-MiniMIPS-time = 30
Instruction = 0000001001001001
                          add $1,$1,$1
$1=101
****-MiniMIPS-time = 40
Instruction = 0000101010001010
                          sub $1,$5,$2
                                         $5=101
                                                   $2=010
****-MiniMIPS-time = 50
Instruction = 0000001001001010
sub $1,$1,$1
                                         $1=011
****-MiniMIPS-time = 60
Instruction = 0000101010001011
                          xor $1,$5,$2
                                        $5=101
Result = 00000000000000000000000000000111
                                                   $2=010
****-MiniMIPS-time = 70
Instruction = 0000000111001011
                          xor $1,$0,$7
Result = 00000000000000000000000000000111
                                         $0=000
                                                   $7=111
register[1] = 0000000000000000000000000000111
****-MiniMIPS-time = 80
Instruction = 0000101010001100
                          nor $1,$5,$2 $5=101
Result = 111111111111111111111111111111000
                                                   $2=010
```

```
***-MiniMIPS-time = 80
Instruction = 0000101010001100
                             nor $1,$5,$2
                                           $5=101
                                                        $2=010
Result = 111111111111111111111111111111000
register[1] = 00000000000000000000000000000111
****-MiniMIPS-time = 90
Instruction = 0000000111001100
                             nor $1,$0,$7
                                             $0=000
                                                        $7=111
Result = 111111111111111111111111111111000
register[1] = 111111111111111111111111111111000
****-MiniMIPS- time = 100
Instruction = 0000101010001101
                             or $1,$5,$2
                                           $5=101
                                                      $2=010
Result = 00000000000000000000000000000111
****-MiniMIPS-time = 110
Instruction = 0000000111001101
                            or $1,$0,$7
                                           $0=000
                                                      $7=111
Result = 00000000000000000000000000000111
****-MiniMIPS-time = 120
Instruction = 0001011001000101
                            addi $1,$3,000101
$3=011
                                                              imm=000101
****-MiniMIPS-time = 130
Instruction = 0001000001001011
addi $1,$3,001011
                                                   $0=000
                                                              imm=001011
****-MiniMIPS- time = 140
Instruction = 0010111001000000
andi $1,$7,000000
                                                   $7=111
                                                              imm=000000
****-MiniMIPS-time = 150
Instruction = 0010000001111111
                            andi $1,$0,111111
$0=000
                                                              imm=111111
****-MiniMIPS- time = 160
Instruction = 0011111001000000
ori $1,$7,000000
                                                 $7=111
                                                            imm=000000
****-MiniMIPS-time = 170
Instruction = 0011000001111111
                            ori $1,$0,111111
                                                 $0=000
Result = 00000000000000000000000000111111
                                                            imm=111111
```

```
****-MiniMIPS- time = 170
Instruction = 0011000001111111
Result = 000000000000000000000000111111
                             ori $1,$0,111111
                                                   $0=000
                                                               imm=111111
register[1] = 000000000000000000000000000000111
****-MiniMIPS- time = 180
Instruction = 0100111001000000
Result = 111111111111111111111111111000
                             nori $1,$7,000000
                                                     $7=111
                                                                imm=000000
register[1] = 000000000000000000000000000111111
****-MiniMIPS- time = 190
Instruction = 0100000001111111
$0=000
                                                                imm=111111
****-MiniMIPS- time = 200
$2=010
                           ∠slti $1,$2,000001
                                                               imm=000001
register[1] = 111111111111111111111111111000000
Instruction = 0111010001000011
$2=010
                                                              imm=000011
****-MiniMIPS-time = 220
Instruction = 1000000001000010
$0=000
                                                              imm = 000010
                                                                                m[2] = 00..010
****-MiniMIPS- time = 230
Instruction = 1000010001000001
Result = 00000000000000000000000000011
$2=010
                                                              imm=000001
                                                                                m[3] = 00..011
$0=000
                                                              imm=000001
                                                                                 $1=011
****-MiniMIPS- time = 250
Instruction = 1001001001000011
Result = 00000000000000000000000000000110
register[1] = 0000000000000000000000000000011
                            sw $1,$1,000011
                                                  $1=011
                                                              imm = 000011
                                                                                 $1=011
****-MiniMIPS- time = 260
beg $0,$0,000001
                                                    $0=000
                                                               imm=000001
since rs==rt, addi(next inst) instruction should be skipped
```

```
Instruction = 0101000000000001
imm=000001
                                    beg $0,$0,000001
                                                                $0=000
****-MiniMIPS- time = 270
Instruction = 01010000100001
Result = 1111111111111111111111111111111111
                                   beg $1,$0,000001
                                                               $1=011
                                                                             $0=000
                                                                                           imm=000001
register[1] = 000000
| Instruction = 000100001000111
| Result = 0000000000000000000000000111
| register[1] = 00000000000000000000000000011
                                   since rs!=rt, addi(next inst) instruction is carried out
****-MiniMTPS-time = 290
bne $1,$0,000001
                                                              $1=011
                                                                            $0=000
                                                                                          imm=000001
register[1] = 00000000
                                  since rs!=rt,addi(next inst) instruction is skipped
Instruction = 0110000000000001
       imm=000001
                                  bne $0,$0,000001
                                                              $0=000
****-MiniMIPS- time = 310
Instruction = 0001000001000111
Result = 00000000000000000000000000111
                                  since rs==rt,addi(next inst) instruction is carried out
register[1] = 00000000000000000000000000000111
end of instructions
```

#### Registers before and after execution.



#### Data memory before and after execution.

```
data.txt - Notepad
                           data_outp.txt - Notepad
File Edit Format View Help
                           File Edit Format View Help
// memory data file (do not edit the following line - required for mem load use)
// instance=/MiniMIPS_testbench/mmInst/mdInst/data_memory
// format=bin addressradix=h dataradix=b version=1.0 wordsperline=1 noaddress
00000000000000000000000000000000111
                           0000000000000000000000000000000111
999999999999999999999999999999
999999999999999999999999999999
0000000000000000000000000000001101
                           00000000000000000000000000000001110
                           999999999999999999999999999999
                           0000000000000000000000000000001101
999999999999999999999999999999
                           9999999999999999999999999999999
                           9999999999999999999999999999999999999
                           999999999999999999999999999999
999999999999999999999999999999
                           99999999999999999999999999999
00000000000000000000000000000010101
                           0000000000000000000000000000011000
                           0000000000000000000000000000011001
                           0000000000000000000000000000011011
                           000000000000000000000000000011000
0000000000000000000000000000011100
                           000000000000000000000000000011001
0000000000000000000000000000011101
                           000000000000000000000000000011010
0000000000000000000000000000011110
                           000000000000000000000000000011011
0000000000000000000000000000011111
                           000000000000000000000000000011100
000000000000000000000000000011101
000000000000000000000000000011110
0000000000000000000000000000011111
0000000000000000000000000000000011
```