Please write down the MIPS assembly code for the C statement (a). NOTE: Assume that the variable, C[x+x\*N], A[x+z\*N], B[z+y\*N], have already been loaded into the CPU registers, \$f4,\$f6, and \$f8 respectively. (a) for (int x=0; x<N; x+t) for(int y=0; y<N; y++) for (int 2=0; Z<N; Z++) C[x+y\*N] += A[x+z\*N] \* B[z+y\*N]; Ans. Suppose that the register \$50,\$51, and \$52 are assigned to the variable x, y, and z, respectively. The constant N is contained in the register \$53. MIPS: 1. add \$50, \$zero, \$zero # X=0

\* label" LI", If (x<N) Then return ! 2. L|: 5|t \$to,\$50,\$53

\* Else return return 0.

# if (xzN) goto "ExitX" 4. beg \$to, \$zero, ExitX

\$51, \$zero, \$zero # 7=0

# If (y < N) Then return 1 slt \$to,\$51,\$53 Else return o 7.

```
* if (YZN) Then go to "Exit"
8. beg $to, $zero, Exit Y
9. add $52, $zero, $zero $ 7 = 0
10. L3: slt $ to , $52, $53 $ H (7<N) Then return 1
                          # Else return 0
1
12. beg $to,$zero, Exit Z & If (ZZN) Then goto "Exit Z"
13. mul. d \$f_2, \$f_6, \$f_8  # temp=f_2 = A[] \times B[]
14. add.d $f4, $f4, $fz $ C[] = C[] + temp
15. addi $52,$52, | $ Z++
                          # goto "L3"
16. j L3
17. [=xitZ: addi, $51, $5], | * y++
18. | L2
                       # go to "L2"
19. Exit Y = addi, $50, $50, 1 x x++
                         # goto "LI"
```

# all done.

21. Exit X:

Which data path (s) of the target CPU should be optimized if we want to accelerate the computation speed of above operations?

Ans.

The given code requires massive transmission of operands between registers and mentory. Since memory is very slow relative to CPV, to optimize the speed of memory system will accelerate the computation speed of the operations.

#### Question

Sometime, embedded processors may not have the hardware support of floating-point operations. On such embedded platforms, the floating-point operations could be emulated by a software implementation of the floating-point operations (as library routines) or by a integer operations. What is the technique of the floating-point emulation with integer operations?

# 1. Floating-point unit emulator (a floating-point library):

In systems without any floating-point hardware, the CPU emulates it using a series of simpler fixed-point arithmetric operations that run on the integer arithmetic logic unit. The software that lists the necessary series of operations to emulate floating-point operations is often packaged in a floating-point library.

## 2. Integrated FPU:

In some cases, FPUs may be specialized, and divided between simpler floating-point operations (mainly addition and multiplication) and more complicated operations, like division. In some cases, only the simple operations may be implemented in hardware or microcode, while the more complex operations are implemented as software.

Continue with the above question. Which one of the two emulation techniques is better for computation efficiency?

Ans.
Integrated FPU is better for computation efficiency since Simpler floating-point operations are still performed by hardware.

### Question:

On a single-core embeded processor, which type of instructions is often supported by the embedded processor to take advantage of the data-level parallelism found in the above example code? Please rewrite the above code into the version with such type of instructions.

Ans.

The kernel of the given code is to multiply two array variables and accumulate the result to another array variable. So, if a multiply-add instruction (for example, madd.d \$f4, \$f6, \$f8, this instruction multiply operands in registers \$f6 and \$f8, respectively, and then accumulate the result to register \$f4) is added to the ISA, the data-level parallelism of the given code could be increased since two operations, multiply and add, are performed within a single instruction.

The following code rewrite the code into the version with multiply-add instructions.

L3: slt \$to,\$52,\$53

beg \$to, \$zero, Exit ?

madd.d \$f4, \$f6, \$f8 \$ Merged mul.d and add.d addi \$52, \$52, 1

L3

Convolution neural networks (CNNs) have been widely adopted in many different application domains. Nevertheless, as CNNs incur high computation overhead and large memory footprint, it is an important task to Customize the designs of embedded processors so as to meet the timing Constrains required by target applications. Among other types of computations, matrix operations are time-consuming functions in C/VNs and are important targets for hardware and software optimizations to facilitate the CNN computations on such platforms. Given the partial C code for the convolution operations, there are three N-by-N matrices (A, B, and C), and they keep double-precision floating-point numbers (each number is eight bytes). Please answer the following questions related to processor designs and software optimizations.

for (int x=0; x < N; x+t)

for (int y=0; y < N; y+t)

for (int z=0; z < N; z+t)

C[xty\*N] t= A[xtz\*N] \* B[zty\*N];

#### Question:

When N is 64, what is the smallest LI data cache size, which can accommodate the data of all three matrices and provide no cache conflicts? NOTE: The cache should be sized in powers of 2.

## Ans.

Each matrix is 64×64 = 4k elements and each elements is 8 bytes, so the three matrices occupy 4k × 8 bytes × 3 = 96 Kbytes. The smallest LI data cache size = 128 Kbyte (since the cache size is required to be in powers of 2).

#### Question:

Usually, to ensure the matrix elements can fit in the cache enjoying spatial and temporal locality, it is a common pratice to rewrite the code into the blocked version so that the computations are done within submatrices. Please determine the maximum matrix size, M, so that the three submatrices can fit in a 16 kB data cache.

#### Ans.

There are at most (16 kbytes /8 bytes)/4 = 512 =  $2^9$  elements in each matrix. Since  $2^4 \times 2^4 < 2^9 < 2^5 \times 2^5$ 

-7 the maximum matrix size  $(M) = 2^4 \times 2^4 = 16 \times 16$ .

```
Question:
```

Continue with the above question. Please rewrite the above Coode Into the blocked version with the calculated M.

Ans.

The following rewrites the given C code into the blocked version with blocksize = 8.

1/ C code

1. # define blocksize 8

2. void do-block (int si, int sj, int sk, double \*A, double \*B, double \*C)

3. 8

4. for (inti=si) i < sit blocksize; i+t)

for (int j= sj; j< sj+ blocksize; j++) {

6. double cij = C[i+j\*16];

7. for (int k=sk; k<sk+ blocksize; k++)

Cij t= A[i+k\*16] \* 13[k+j\*16];

9.  $C[i+j^{k}16] = c_{ij};$ 

[0,

11. 3

```
12. void dgemm (double * A; double * B, double * C) {

13. for (int sj=0; sj<1b; sj+= blocksize)

14. for (int si=0; si<1b; si+= blocksize)

15. for (int sk=0; sk<1b; sk t= blocksize)

16. do-block (si, sj, sk, A, B, C);

17. 3
```