# **DM163**

Version: A.004

Issue Date: 2005/8/19

File Name: SP-DM163-A.004.doc

Total Pages: 21

# 8x3-CHANNEL CONSTANT CURRENT LED DRIVER

9-7F-1, Prosperity Road I, Science Based Industrial Park,

Hsin-Chu, Taiwan 300, R.O.C.

Tel: 886-3-5645656 Fax: 886-3-5645626



### **DM163**

### 8x3-CHANNEL CONSTANT CURRENT LED DRIVERS

#### **General Description**

The DM163 is a LED driver that comprises shift registers, data latches, 8x3-channel constant current circuitry with current value set by 3 external resistors, and 64 x 256 gray level PWM (Pulse Width Modulation) function unit. Each channel provides a maximum current of 60 mA. The grayscale data are separated into BANK0 and BANK1 respectively, selected by SELBK pin. BANK0 is 6-bits grayscale data and the BNAK1 is 8-bits grayscale data. Depending on the system requirement, both PWM banks could be utilized jointly to achieve maximum 8+6 bit grayscale performance. Alternatively, users can choose either 64-graylevel bank or 256-graylevel bank for dot correction, and the remaining bank as image data.

DM163 could also be constructed as a PWM controller for LED drivers. When VDDH is connected to VDD, each of the 24 output channels outputs can act as an inverse digital signal for controlling the LED driver.

#### **Features**

- 24 Output Channels
- 8 + 6-bits PWM grayscale Control
- Constant Current Output: 5mA to 60mA
- LED Power Supply Voltage up to 17V
- VDD=3V to 5.5V
- Varied Output Current Level Set By 3 External Resistors
- Serial Shift-In Architecture for Grayscale Data

#### **Block Diagram**



Figure 1. Functional Schematic of Whole Chip

The schematic of DM163 comprises of several fundamental units as shown in Figure 1. The grayscale data are input onto the DM163 by the SIN pin and transferred according to the synchronous clock DCK. Meanwhile, in order to separate the data into two groups, SELBK is designed as a switch control pin. When a sequence of data is already transferred onto the chip, the LAT\_B="H" is set to convey it into the comparator unit. Compared with the counter signals, the grayscale data will determine the PWM control signal to display varied luminance at driver output. The Rext resistors are able to set diverse output current levels. The detailed schematic of each channel is shown as Figure 2.



Figure 2. The Detailed Schematic of Each Channel



# **Pin Connection (Top view)**

QFP44 NOT IMPORTANT PAGE



| Pin No. | NAME    | Pin No. | NAME     | Pin No. | NAME     | Pin No. | NAME    |
|---------|---------|---------|----------|---------|----------|---------|---------|
| 1       | SIN     | 12      | IOUT[7]  | 23      | VSS_DR   | 34      | VDD     |
| 2       | VSS     | 13      | IOUT[8]  | 24      | IOUT[17] | 35      | SOUT    |
| 3       | IOUT[0] | 14      | IOUT[9]  | 25      | IOUT[18] | 36      | RST_B   |
| 4       | IOUT[1] | 15      | IOUT[10] | 26      | IOUT[19] | 37      | EN_B    |
| 5       | IOUT[2] | 16      | IOUT[11] | 27      | IOUT[20] | 38      | SELBK   |
| 6       | IOUT[3] | 17      | IOUT[12] | 28      | IOUT[21] | 39      | GCK     |
| 7       | IOUT[4] | 18      | IOUT[13] | 29      | IOUT[22] | 40      | LAT_B   |
| 8       | IOUT[5] | 19      | IOUT[14] | 30      | IOUT[23] | 41      | DCK     |
| 9       | IOUT[6] | 20      | IOUT[15] | 31      | VDDH[R]  | 42      | REXT[B] |
| 10      | VSS_DR  | 21      | IOUT[16] | 32      | VDDH[G]  | 43      | REXT[G] |
| 11      | VSS_DR  | 22      | VSS_DR   | 33      | VDDH[B]  | 44      | REXT[R] |





| Pin No. | NAME    | Pin No. | NAME     | Pin No. | NAME     | Pin No. | NAME    |
|---------|---------|---------|----------|---------|----------|---------|---------|
| 1       | REXT[R] | 11      | IOUT[7]  | 21      | IOUT[17] | 31      | VDD     |
| 2       | SIN     | 12      | IOUT[8]  | 22      | IOUT[18] | 32      | SOUT    |
| 3       | VSS     | 13      | IOUT[9]  | 23      | IOUT[19] | 33      | RST_B   |
| 4       | IOUT[0] | 14      | IOUT[10] | 24      | IOUT[20] | 34      | EN_B    |
| 5       | IOUT[1] | 15      | IOUT[11] | 25      | IOUT[21] | 35      | SELBK   |
| 6       | IOUT[2] | 16      | IOUT[12] | 26      | IOUT[22] | 36      | GCK     |
| 7       | IOUT[3] | 17      | IOUT[13] | 27      | IOUT[23] | 37      | LAT_B   |
| 8       | IOUT[4] | 18      | IOUT[14] | 28      | VDDH[R]  | 38      | DCK     |
| 9       | IOUT[5] | 19      | IOUT[15] | 29      | VDDH[G]  | 39      | REXT[B] |
| 10      | IOUT[6] | 20      | IOUT[16] | 30      | VDDH[B]  | 40      | REXT[G] |





# **Pin Description**

SDA

CLK

SB

LAT

|                    | -                                                                                                                                                                                                                                                                                       | 0 = 0                                    |                                                                                          |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------|
| PIN NAME           |                                                                                                                                                                                                                                                                                         | QFP pin number                           | ,                                                                                        |
| VDDH (R)           | Output protection pins.                                                                                                                                                                                                                                                                 | 31                                       | 28                                                                                       |
| VDDH (G)           | They could be connected independently                                                                                                                                                                                                                                                   | 32                                       | 29                                                                                       |
| VDDH (B)           | or to LED supplies (VLED).                                                                                                                                                                                                                                                              | 33                                       | 30                                                                                       |
| VDD                | Power supply terminal.                                                                                                                                                                                                                                                                  | 34                                       | 31                                                                                       |
| VSS                | Ground terminal.                                                                                                                                                                                                                                                                        | 2                                        | 3                                                                                        |
| VSS_DR             | Driver ground                                                                                                                                                                                                                                                                           | 10, 11, 22, 23                           | Thermal pad                                                                              |
| SIN                | Serial input for grayscale data.                                                                                                                                                                                                                                                        | 1                                        | 2                                                                                        |
| SOUT               | Serial output for grayscale data.                                                                                                                                                                                                                                                       | 35                                       | 32                                                                                       |
| DCK                | Synchronous clock input for serial data transfer. The input data of SIN is transferred at rising edges of DCK.                                                                                                                                                                          | 41                                       | 38                                                                                       |
| SELBK              | If SELBK is H, shift-in date would be stored in the 8-bit BANK 1.  If SELBK is L, shift-in date would be stored in the 6-bit BANK 0.                                                                                                                                                    | 38                                       | 35                                                                                       |
| LAT_B              | When LAT_B converts from H to L, grayscale data in both shift register banks are latched.                                                                                                                                                                                               | 40 Does not clear banks!!                | 37                                                                                       |
| GCK                | Clock input for PWM operation.                                                                                                                                                                                                                                                          | 39                                       | 36                                                                                       |
|                    | External resistor connected between Rext and GND for driver current setting.                                                                                                                                                                                                            | 44<br>43                                 | 1<br>40                                                                                  |
| REXT(R)            | REXT(R) controls outputs OUT0, 3, 6, 9, 12, 15, 18, 21.                                                                                                                                                                                                                                 | 42                                       | 39                                                                                       |
| Rext(G)<br>Rext(B) | REXT(G) controls outputs OUT1, 4, 7, 10, 13, 16, 19, 22.                                                                                                                                                                                                                                |                                          |                                                                                          |
|                    | Rext(B) controls outputs OUT2, 5, 8, 11, 14, 17, 20, 23.                                                                                                                                                                                                                                |                                          |                                                                                          |
| IOUT0~23           | LED driver outputs.                                                                                                                                                                                                                                                                     | 12, 13, 14, 15,16,<br>17, 18, 19, 20,21, | 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27 |
| EN_B               | Input terminal of output enable. All outputs are OFF when EN_B is H.                                                                                                                                                                                                                    | 37                                       | 34                                                                                       |
| RST_B              | The IC is initialized when RST_B low. There is an internal pull-up on this pin. This pin couldn't be floating. Before using the IC, it must be reset first. If each channel is assigned to drive multiple LEDs, IC should be reset before each LED data latch to prevent from flashing. | to one and keep it there                 | 33                                                                                       |

8x3-CHANNEL CONSTANT CURRENT LED DRIVERS



### Maximum Ratings (Ta=25°C, Tj(max) = 140°C)

| CHARACTERISTIC        | SYMBOL   | RATING                                | UNIT                   |
|-----------------------|----------|---------------------------------------|------------------------|
| Supply Voltage        | VDD      | -0.3 ~ 7.0                            | V                      |
| Input Voltage         | VIN      | -0.3 ~ V <sub>DD</sub> +0.3           | V                      |
| Output Current        | lout     | 60                                    | mA                     |
| Output Voltage        | Vout     | -0.3 ~ 17                             | V                      |
| DCK Frequency         | FDCK     | 20                                    | MHz                    |
| GCK Frequency         | FGCK     | 20                                    | MHz                    |
| GND Terminal Current  | IGND     | 1440                                  | mA                     |
| Power Dissipation     | Pb       | 1.36 ( QFP44); 3.63 (QFN40) (Ta=25°C) | W                      |
| Thermal Resistance    | Rth(j-a) | 84.42 ( QFP44 ); 31.67 (QFN40)        | °C/W                   |
| Operating Temperature | Тор      | -40 ~ 85                              | $^{\circ}\!\mathbb{C}$ |
| Storage Temperature   | Tstg     | -55 ~ 150                             | $^{\circ}\!\mathbb{C}$ |

# **Recommended Operating Condition**

### DC Characteristics (Ta = 25°C)

|                | ,      |            |                     |      |                      |      |
|----------------|--------|------------|---------------------|------|----------------------|------|
| CHARACTERISTIC | SYMBOL | CONDITION  | MIN.                | TYP. | MAX.                 | UNIT |
| Supply Voltage | VDD    | _          | 3                   |      | 5.5                  | V    |
| Output Voltage | Vout   | _          |                     | _    | 17                   | V    |
|                | lo     | OUTn       | 5                   |      | 60                   |      |
| Output Current | Іон    | SERIAL-OUT |                     | _    | 2                    | mΑ   |
|                | lol    | SERIAL-OUT |                     | _    | -2                   |      |
| Input Voltage  | VIH    | _          | 0.8 V <sub>DD</sub> |      | V <sub>DD</sub> +0.2 | V    |
| iliput voltage | VIL    | _          | -0.2                | —    | $0.2~V_{DD}$         | V    |

# AC Characteristics ( $V_{DD} = 5.0 \text{ V}$ , Ta = $25^{\circ}\text{C}$ )

| CHARACTERISTIC        | SYMBOL                            | CONDITION                 | MIN. | TYP. | MAX. | UNIT |
|-----------------------|-----------------------------------|---------------------------|------|------|------|------|
| DCK Frequency         | FDCK                              | Cascade operation         |      |      | 20   | MHz  |
| DCK pulse duration    | t <sub>wh</sub> / t <sub>wl</sub> | High or low level         | 15   |      | _    | ns   |
| DCK rise/fall time    | t <sub>r</sub> / t <sub>f</sub>   | _                         |      |      | 20   | ns   |
| GCK Frequency         | FGCK                              | _                         | 1    |      | 20   | MHz  |
| GCK pulse duration    | t <sub>wh</sub> / t <sub>wl</sub> | High or low level         | 15   |      | _    | ns   |
| GCK rise/fall time    | t <sub>r</sub> / t <sub>f</sub>   | _                         |      |      | 20   | ns   |
| Set-up Time for SIN   | tsetup(D)                         | Before DCK rising edge    | 2    | _    | _    | ns   |
| Hold Time for SIN     | thold(D)                          | After DCK rising edge     | 3    | _    | _    | ns   |
| Set-up Time for DCK   | tsetup(L)                         | Before LAT_B falling edge | 3    | _    | _    | ns   |
| LAT_B Pulse Width     | tw LAT                            | _                         | 5    | _    | _    | ns   |
| Set-up Time for LAT_B | Tsetup(G)                         | Before GCK rising edge    | 13   | _    | _    | ns   |
| Set-up Time for SELBK | Tsetup(S)                         | Before DCK rising edge    | 5    | _    | _    | ns   |
| Hold Time for SELBK   | Thold(S)                          | After DCK rising edge     | 1    |      |      | ns   |



### AC Characteristics ( $V_{DD} = 3.3 \text{ V}$ , Ta = 25°C)

| CHARACTERISTIC        | SYMBOL                            | CONDITION                 | MIN. | TYP. | MAX. | UNIT |
|-----------------------|-----------------------------------|---------------------------|------|------|------|------|
| DCK Frequency         | FDCK                              | Cascade operation         |      |      | 20   | MHz  |
| DCK pulse duration    | t <sub>wh</sub> / t <sub>wl</sub> | High or low level         | 15   |      |      | ns   |
| DCK rise/fall time    | t <sub>r</sub> / t <sub>f</sub>   | <del></del>               | _    |      | 20   | ns   |
| GCK Frequency         | FGCK                              | Cascade operation         | 1    |      | 20   | MHz  |
| GCK pulse duration    | t <sub>wh</sub> / t <sub>wl</sub> | High or low level         | 15   |      |      | ns   |
| GCK rise/fall time    | t <sub>r</sub> / t <sub>f</sub>   | <del></del>               | _    |      | 20   | ns   |
| RST_B pulse duration  | twrst_b                           | Low level                 | 100  | _    | _    | ns   |
| Set-up Time for SIN   | tsetup(D)                         | Before DCK rising edge    | 2    | _    | _    | ns   |
| Hold Time for SIN     | thold(D)                          | After DCK rising edge     | 5    | _    | _    | ns   |
| Set-up Time for DCK   | tsetup(L)                         | Before LAT_B falling edge | 5    | _    | _    | ns   |
| LAT_B Pulse Width     | tw LAT                            | _                         | 7    | _    | _    | ns   |
| Set-up Time for LAT_B | Tsetup(G)                         | Before GCK rising edge    | 23   | _    | _    | ns   |
| Set-up Time for SELBK | Tsetup(S)                         | Before DCK rising edge    | 9    | _    | _    | ns   |
| Hold Time for SELBK   | Thold(S)                          | After DCK rising edge     | 1    | _    | _    | ns   |

# Electrical Characteristics (V<sub>DD</sub> = 5.0 V, Ta = 25°C unless otherwise noted)

| CHARACTERISTIC               | SYMBOL            | CONDITION                          | MIN.                | TYP.     | MAX.                | UNIT  |
|------------------------------|-------------------|------------------------------------|---------------------|----------|---------------------|-------|
| Input Voltage "H" Level      | ViH               | _                                  | 0.8 V <sub>DD</sub> |          | $V_{DD}$            | V     |
| Input Voltage "L" Level      | VIL               | _                                  | GND                 |          | 0.2 V <sub>DD</sub> | V     |
| Output Leakage Current       | lleak             | Voh = 17 V                         | _                   | _        | ± 0.1               | uA    |
| Output Voltage ( SOUT)       | Vol               | IOL = 2 mA                         |                     |          | 0.2                 | V     |
| Output Voltage ( 5001)       | Voн               | IOH = -2 mA                        | 4.8                 |          |                     | V     |
| Output Current               | IOL1              | Vout = 1.0V                        |                     | ± 3      | ± 5                 | %     |
| (Channel-Channel)            | IOLI              | $REXT = 2.6k\Omega$                |                     | <b>'</b> | -i                  | /0    |
| Output Current               | lo <sub>L</sub> 3 | Vout = 1.0V                        |                     | ± 4      | ± 10                | %     |
| (Chip-Chip)                  | IOL3              | $REXT = 2.6k\Omega$                |                     | <u> </u> | ± 10                |       |
| Supply Voltage<br>Regulation | % / Vdd           | $Rext = 3k\Omega$                  |                     |          | 2                   | % / V |
|                              | IDD, analog       | VDD=5V, REXT = $1k\Omega$          |                     | 42.2     | 43.4                |       |
| Supply Current <sup>1</sup>  | IDD, digital      | VDD=5V, Cload=2pF,<br>DCK=GCK=1MHz |                     | 1        | 1.5                 | mA    |

\_

 $<sup>^{1}</sup>$   $I_{LED}$  excluded.





# Switching Characteristics (V<sub>DD</sub> = 3.3V, Ta = 25°C)

| CHARACTERISTIC         | SYMBOL           | CONDITION            | MIN. | TYP. | MAX. | UNIT |
|------------------------|------------------|----------------------|------|------|------|------|
| SOUT Rise time         | t <sub>or</sub>  |                      | _    | 4    | 5    | ns   |
| SOUT Fall time         | t <sub>of</sub>  | VIH=VDD              | _    | 4    | 5    | ns   |
| SOUT Propagation delay | t                | VIL=GND              |      | 24   | 30   | nc   |
| (L to H)               | t <sub>pLH</sub> | REXT=3KΩ             |      | 24   | 30   | ns   |
| SOUT Propagation delay | $t_{pHL}$        | CL=13pF              |      | 20   | 25   | ns   |
| (H to L)               | ФНГ              |                      |      | 20   | 20   | 113  |
| IOUT Rise time         | $t_{or}$         |                      |      | 15   | 18   | ns   |
| IOUT Fall time         | $t_{of}$         | VIH=VDD              |      | 20   | 25   | ns   |
| IOUT Propagation delay |                  | VIL=GND              |      |      |      |      |
| After GCK or EN_B      | $t_pLH$          | REXT=3KΩ             |      | 35   | 37   | ns   |
| (L to H / OFF to ON)   |                  | VLED=3.3V<br>RL=120Ω |      |      |      |      |
| IOUT Propagation delay |                  | CL=33pF              |      |      |      |      |
| After GCK or EN_B      | $t_pHL$          |                      |      | 30   | 35   | ns   |
| (H to L / ON to OFF)   |                  |                      |      |      |      |      |

# Switching Characteristics ( $V_{DD} = 5.0V$ , Ta = 25°C)

| CHARACTERISTIC                                                      | SYMBOL           | CONDITION                        | MIN. | TYP. | MAX. | UNIT |
|---------------------------------------------------------------------|------------------|----------------------------------|------|------|------|------|
| SOUT Rise time                                                      | t <sub>or</sub>  |                                  | _    | 4    | 5    | ns   |
| SOUT Fall time                                                      | t <sub>of</sub>  | VIH=VDD                          |      | 4    | 6    | ns   |
| SOUT Propagation delay (L to H)                                     | t <sub>pLH</sub> | VIL=GND<br>REXT=3KΩ              |      | 19   | 25   | ns   |
| SOUT Propagation delay (H to L)                                     | t <sub>pHL</sub> | CL=13pF                          |      | 17   | 23   | ns   |
| IOUT Rise time                                                      | t <sub>or</sub>  |                                  |      | 4    | 6    | ns   |
| IOUT Fall time                                                      | t <sub>of</sub>  | VIH=VDD                          |      | 15   | 18   | ns   |
| IOUT Propagation delay<br>After GCK or EN_B<br>(L to H / OFF to ON) | t <sub>pLH</sub> | VIL=GND<br>REXT=3KΩ<br>VLED=5.0V |      | 26   | 30   | ns   |
| IOUT Propagation delay<br>After GCK or EN_B<br>(H to L / ON to OFF) | t <sub>pHL</sub> | RL=120Ω<br>CL=33pF               |      | 20   | 25   | ns   |

# Input Capacitance (Ta = 25°C)

| INPUT NODE | SYMBOL             | CONDITION | MIN. | TYP. | MAX. | UNIT |
|------------|--------------------|-----------|------|------|------|------|
| SIN        | C <sub>SIN</sub>   | _         | _    | 3    | _    | pF   |
| DCK        | C <sub>DCK</sub>   | _         |      | 3    | _    | pF   |
| GCK        | $C_GCK$            | _         |      | 3    | _    | pF   |
| LAT_B      | C <sub>LAT_B</sub> | _         |      | 3    |      | pF   |
| EN_B       | C <sub>EN_B</sub>  |           |      | 3    | _    | pF   |
| RST_B      | $C_{RST\_B}$       | _         |      | 3    |      | pF   |
| SELBK      | C <sub>SELBK</sub> | _         |      | 3    |      | pF   |



#### **Parameter Measurement**





### **Serial Shift-In Luminance Data (Shift Register Architecture)**



Figure 3. Serial Shift-In Luminance Data Structure

This serial shift (shift register) architecture follows a FIFO (first-in first-out) formate. The MSB (Most Significant Bit), both 8<sup>th</sup> bit and 6<sup>th</sup> bit at the 23rd channel, is the first data bit that shift into the driver. And the LSB (Least Significant Bit) data, the 1<sup>st</sup> bit at the 1<sup>st</sup> channel, is the last bit in the data sequence. Furthermore, the SELBK control signal is set to determine in which bank the data are placed.



#### **Timing Diagram**

#### Timing diagram

Assumption: 64-graylevel(6-bit) as correction terms, 256-graylevel(8-bit) as image data, N pcs. DM163 connected in series



Figure 4. Timing diagram when 6bits are correction terms and 8bits are image terms When 6 bits are correction terms and 8 bits are image terms (as shown in Fig 4), users must set the controller signals according to below sequences:

- (1) Set SELBK=L (Bank 0) and begin shift in 6 bits correction data
- (2) Set LAT\_B=H to update the correction data after all correction data are in place
- (3) Set SELBK=H (Bank 1) and begin shift in 8 bits image data
- (4) Set LAT\_B=H to update image data after 8 bit image are all in place. DM163 will utilize the 8 bits image data to determine the grayscale of each channel
- (5) Repeat steps (3) and (4)

#### Timing diagram

Assumption: 64-graylevel(6-bit) and 256-graylevel(8-bit) are both image data, N pcs. DM163 connected in series



Figure 5. Timing diagram when both 6bits and 8bits are used as image terms



When both 6 bits and 8 bits bank are used for images terms (As shown in Fig. 5), users should set the controller signal in accordance to the following:

- (1) Set SELBK=L (Bank 0) and begin shift in 6 bits correction data
- (2) Set SELBK=H (Bank 1) and begin shift in 8 bits image data
- (3) Set LAT\_B=H to update image data after both 8 bit and 6 bit image data are all inplace.
- (4) Repeat steps (1) to (3)

#### **Timing Diagram**



Figure 6. Detailed timing diagram of data transference

Figure 6 shows the detailed timing diagram of data transference. The synchronous clock DCK is designed to trigger at the positive edge. And the LAT\_B triggers at the negative edge. To completely fill up both 6 bit and 8 bit shift register, a total of 336 DCK count is required (144 DCK for 6bits mode and 192 DCK for 8bits mode). Example depicted in figure 6 shows 6'b001111 data at 6bits bank and 8'b00001111 at 8bits bank respectively. Therefore, the average output current is (15/256) x (15/64) x lout.

Formula I (out, avg)= (BANK 1/256) x (BANK 0/64) x lout, provides a useful way to calculate the input data and the output current. lout is the reference current value shown in figure 12. Users could utilize the formula lout =47\*Vrext / Rext to get an approximate value of lout.



#### **Particular Phenomenon**

DM163 incorporates a different PWM counter, as described in Figure 2, hence its output waveform demonstrate a very different characteristics compare to conventional PWM counter.

#### (1) Nonconsecutive counter

The non-consecutive PWM counter incorporate by DM163 demonstrated a waveform pattern similar to Figure 7. Its waveform is spread-out into each PWM cycle, resulting lots of intermediate pulses during each PWM cycle. In Fig 7, if all the intermediate pulses are added up, it would equal to 50% luminance which is the same as the conventional method. By spreading out the PWM pulses, this approach can help prevent LED from flickering in lower grayscale situation.



Figure 7. An Example of Nonconsecutive PWM Signal

#### (2) 8+6 bits Comparator

The comparator illustrated in Fig 2 is another one of the unique designs in DM163. The comparator's output will be "H" only when value at "+" is larger then the value at "-" (in other word, comparator will be "L" when value in "+" equals to value in "-" or value in "+" is less than value in "-"). Only when both 8 bit and 6 bit comparator are "H" will there be current in the output channel.

Due to this unique comparator design, DM163 exhibit a very distinct output characters in two certain scenario. In the first case, DM163 output will always be "OFF" when either one of the 8 bit or 6 bit bank is filled with 0. In  $2^{nd}$  scenario, when all bit value at both 8 bit and 6 bit bank are loaded "H", DM163 output will exhibit its highest luminance value (but not 100% luminance value). Due to the nature of comparators design, PWM control signal will be zero in the condition of 8bits counter=8'bFF or 6bits counter=6'b3F. Consequently, the PWM control signal will be 0 for  $2^8+2^6+1$  GCK rather than always high.



### **Application Diagram**



Figure 10. Application Diagram

#### Note:

- 1. The RST\_B should be connected to controller to initialize the IC.
- 2. VDDH\_R/G/B should be connected to Vled\_R/G/B respectively. The Vled\_R/G/B are power supply of Red/Green/Blue LEDs.
- 3. VSS\_DR is the ground pin of LEDs. And it could be connected to VSS.



# **Application Diagram (Cont.)**



Figure 11. Application Diagram of anode-common LED

### Driver Output Current ( $V_{DD} = 3.3V$ and 5.0V, Ta = 25°C)



Figure 12. R<sub>EXT</sub> vs. Output Current



#### **Driver Output Current (Cont.)**



Figure 13. Vout vs. Output Current

The curve shown in Fig 12 is the average result of a large number of samples. Due to chip-to-chip variation in Vrext, users may observe a different Iout-Vout curve than above. However, the curves of VDD=5v and VDD=3.3v should be close to each other when the same chip is tested because DM163 utilizes a negative feedback circuit to keep the average voltage of Vrext pins close to constant, regardless of the VDD. Therefore, the Iout-to-Rext curve should not be seriously influenced by VDD variation.

The Fig 13 illustrates the relation between Vout and Iout. Iout is the constant value when Vout exceeds the voltage of turning point. In other words, Iout is independent of the fluctuation of Vout if IC is biased in this condition.



## **Package Outline Dimension**

#### QFP44









PROTRUSION. .DIMENSION 6 DOES NOT INCLUDE DAMBAR

.DIMENSIONS D1 AND E1 D0 NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. DIMENSIONS D1 AND DETERMINED AT DATUM PLANE 1 DO INCLUDE MOLD MISMATCH AND ARE

.JEDEC OUTLINE:MO-108 AA-1

UNIT: mm

2.DATUM PLANE HIS LOCATED AT THE BOTTOM

OF THE MOLD PARTING LINE COINCIDENT WITH

WHERE THE LEAD EXITS THE BODY.



### QFN40

APPROVED

SHEET

15:1 1 OF 1

PROJ.





|                          |                                                                | -        | IESIGNED G. H. Li u 2001-04-20 | сн п        | TES(GNED                                  |
|--------------------------|----------------------------------------------------------------|----------|--------------------------------|-------------|-------------------------------------------|
|                          | DACKACE CHELLINE                                               | 0 2      | G.H. Liu 2001-04-20            | сн ши       | IRAVN                                     |
|                          | OEN 40 / 6v6v0 75 mm                                           |          | DATE TITLE                     | ΉY          | SIZE A3                                   |
| _                        | 3388-010-0159 1                                                | T741     |                                |             |                                           |
| REV                      | IR AVING NUMBER                                                | PKG CODE |                                |             |                                           |
|                          |                                                                |          |                                |             |                                           |
| $\widetilde{\mathbb{Z}}$ | LEAJFRAME MATERIAL IS OLINJ94 AND THICKNESS IS 0.213mm (8 MIL) | AND THIC | ]S []L[N]94                    | MATER] AL   | LEAIFRAME                                 |
|                          | MEASURED BETWEEN 025 AND 030mm FROM TERMINAL TJP               | Imm FROM | 25 AND 030                     | D NABMLA    | MEASURED E                                |
|                          | DIMENSJON "6" APPLINES TO METALLJZED TERM(NAL AND IS           | LL]ZED T | ES TO META                     | 'W' APPLINI | DIMENSJON                                 |
|                          | JU -2                                                          | SUE B WJ | MD-220 IS                      | JEDEC STO.  | REFER TO JEDEC STO. MO-220 ISSUE 8 WJJ0-2 |
|                          | DIMENSIONING ANI TOLERANCING CONFORM TO ASME YI45M-1994        | ONF DRM  | ERANCING C                     | IC ANI TOL  | N) NOIS N3M(C                             |

| У    | ٢    | П        | E2     | т         | 믾     | 0         | Ь     | A3       | AJ   | A    | SYMBOL |                  |  |
|------|------|----------|--------|-----------|-------|-----------|-------|----------|------|------|--------|------------------|--|
| 0.10 | 18.0 | 0.51 BSC | 1 75   | 6.0D BSC  | 1.75  | 900 BZC   | 0 18  | 025 BEL  | _    | 070  | M]N.   | ול               |  |
|      | 0,40 |          | 3 70   |           | 3.70  |           | 023   |          | 0.02 | 0.75 | NOM.   | DENENSION        |  |
|      | 1.51 |          | 4 25   |           | 4.25  |           | 밉딞    |          | 1.05 | 080  | MAX.   | _                |  |
| 3,9  | 11.8 | 19.7 ISC | 6 89   | 236,2 BSC | 68,9  | 236 2 BZC | 7]    | 9 B4 REF | _    | 276  | MIN.   | ш                |  |
|      | 15,8 |          | L45 7  |           | L45.7 |           | 91    |          | 08   | 295  | N DM.  | (MCL)<br>DENSION |  |
|      | 19.7 |          | 16 7 J |           | 167.3 |           | 11 13 |          | 20   | 된 5  | MAX.   | Z                |  |





The products listed herein are designed for ordinary electronic applications, such as electrical appliances, audio-visual equipment, communications devices and so on. Hence, it is advisable that the devices should not be used in medical instruments, surgical implants, aerospace machinery, nuclear power control systems, disaster/crime-prevention equipment and the like. Misusing those products may directly or indirectly endanger human life, or cause injury and property loss.

Silicon Touch Technology, Inc. will not take any responsibilities regarding the misusage of the products mentioned above. Anyone who purchases any products described herein with the above-mentioned intention or with such misused applications should accept full responsibility and indemnify. Silicon Touch Technology, Inc. and its distributors and all their officers and employees shall defend jointly and severally against any and all claims and litigation and all damages, cost and expenses associated with such intention and manipulation.