## INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

## **74HC/HCT237**

3-to-8 line decoder/demultiplexer with address latches

Product specification
File under Integrated Circuits, IC06

December 1990





## 3-to-8 line decoder/demultiplexer with address latches

## **74HC/HCT237**

#### **FEATURES**

- Combines 3-to-8 decoder with 3-bit latch
- Multiple input enable for easy expansion or independent controls
- · Active HIGH mutually exclusive outputs
- · Output capability: standard
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT237 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT237 are 3-to-8 line decoder/demultiplexers with latches at the three address inputs (A<sub>n</sub>). The "237" essentially combines the 3-to-8 decoder function with a 3-bit storage latch. When the latch is enabled ( $\overline{\text{LE}}$  = LOW), the "237" acts as a 3-to-8 active LOW decoder. When the latch enable ( $\overline{\text{LE}}$ ) goes from LOW-to-HIGH, the last data present at the inputs before this transition, is stored in the latches. Further address changes are ignored as long as  $\overline{\text{LE}}$  remains HIGH.

The output enable input ( $\overline{E}_1$  and  $E_2$ ) controls the state of the outputs independent of the address inputs or latch operation. All outputs are HIGH unless  $\overline{E}_1$  is LOW and  $E_2$  is HIGH.

The "237" is ideally suited for implementing non-overlapping decoders in 3-state systems and strobed (stored address) applications in bus oriented systems.

#### **QUICK REFERENCE DATA**

 $GND = 0 \text{ V}; T_{amb} = 25 \, ^{\circ}\text{C}; t_r = t_f = 6 \text{ ns}$ 

| SYMBOL                              | DADAMETED                                 | CONDITIONS                                    | TYP | LINUT |      |
|-------------------------------------|-------------------------------------------|-----------------------------------------------|-----|-------|------|
|                                     | PARAMETER                                 | CONDITIONS                                    | НС  | нст   | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                         | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |       |      |
|                                     | $A_n$ to $Y_n$                            |                                               | 16  | 19    | ns   |
|                                     | LE to Y <sub>n</sub>                      |                                               | 19  | 21    | ns   |
|                                     | $\overline{E}_1$ to $Y_n$                 |                                               | 14  | 17    | ns   |
|                                     | E <sub>2</sub> to Y <sub>n</sub>          |                                               | 14  | 17    | ns   |
| C <sub>I</sub>                      | input capacitance                         |                                               | 3.5 | 3.5   | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per package | notes 1 and 2                                 | 60  | 63    | pF   |

### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_1 \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# 3-to-8 line decoder/demultiplexer with address latches

## 74HC/HCT237

### **PIN DESCRIPTION**

| PIN NO.                      | SYMBOL                           | NAME AND FUNCTION               |  |  |  |  |
|------------------------------|----------------------------------|---------------------------------|--|--|--|--|
| 1, 2, 3                      | A <sub>0</sub> to A <sub>2</sub> | data inputs                     |  |  |  |  |
| 4                            | <u>LE</u>                        | latch enable input (active LOW) |  |  |  |  |
| 5 <u>E</u> <sub>1</sub>      |                                  | data enable input (active LOW)  |  |  |  |  |
| 6                            | E <sub>2</sub>                   | data enable input (active HIGH) |  |  |  |  |
| 8                            | GND                              | ground (0 V)                    |  |  |  |  |
| 15, 14, 13, 12, 11, 10, 9, 7 | Y <sub>0</sub> to Y <sub>7</sub> | multiplexer outputs             |  |  |  |  |
| 16                           | V <sub>CC</sub>                  | positive supply voltage         |  |  |  |  |







# 3-to-8 line decoder/demultiplexer with address latches

## 74HC/HCT237



### **FUNCTION TABLE**

| INPUTS |                |                |                |                       |                | OUTPUTS        |                                                                                                            |   |   |   |   |   |   |  |
|--------|----------------|----------------|----------------|-----------------------|----------------|----------------|------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|--|
| LE     | E <sub>1</sub> | E <sub>2</sub> | A <sub>0</sub> | <b>A</b> <sub>1</sub> | A <sub>2</sub> | Y <sub>0</sub> | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> Y <sub>4</sub> Y <sub>5</sub> Y <sub>6</sub> Y |   |   |   |   |   |   |  |
| Н      | L              | Н              | Х              | Х                     | Х              | stable         |                                                                                                            |   |   |   |   |   |   |  |
|        |                |                |                |                       |                |                |                                                                                                            |   |   |   |   |   |   |  |
| X      | Н              | X              | X              | X                     | X              | L              | L                                                                                                          | L | L | L | L | L | L |  |
| X      | X              | L              | Х              | X                     | X              | L              | L                                                                                                          | L | L | L | L | L | L |  |
|        |                |                |                |                       |                |                |                                                                                                            |   |   |   |   |   |   |  |
| L      | L              | Н              | L              | L                     | L              | Н              | L                                                                                                          | L | L | L | L | L | L |  |
| L      | L              | Н              | Н              | L                     | L              | L              | Н                                                                                                          | L | L | L | L | L | L |  |
| L      | L              | Н              | L              | Н                     | L              | L              | L                                                                                                          | Н | L | L | L | L | L |  |
| L      | L              | Н              | Н              | Н                     | L              | L              | L                                                                                                          | L | Н | L | L | L | L |  |
|        |                |                |                |                       |                |                |                                                                                                            |   |   |   |   |   |   |  |
| L      | L              | Н              | L              | L                     | н              | L              | L                                                                                                          | L | L | Н | L | L | L |  |
| L      | L              | Н              | Н              | L                     | Н              | L              | L                                                                                                          | L | L | L | Н | L | L |  |
| L      | L              | Н              | L              | Н                     | Н              | L              | L                                                                                                          | L | L | L | L | Н | L |  |
| L      | L              | Н              | Н              | Н                     | н              | L              | L                                                                                                          | L | L | L | L | L | н |  |

### Notes

1. H = HIGH voltage level

L = LOW voltage level

X = don't care

# 3-to-8 line decoder/demultiplexer with address latches

## 74HC/HCT237



## 3-to-8 line decoder/demultiplexer with address latches

74HC/HCT237

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                       |               |                |                 |                | TEST CONDITIONS |                |                 |      |                        |           |
|-------------------------------------|-------------------------------------------------------|---------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|------|------------------------|-----------|
| SYMBOL                              |                                                       |               | 74HC           |                 |                |                 |                |                 |      |                        |           |
|                                     | PARAMETER                                             | +25           |                |                 | -40 to +85     |                 | -40 to +125    |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                       | min.          | typ.           | max.            | min.           | max.            | min.           | max.            |      | (*)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay A <sub>n</sub> to Y <sub>n</sub>    |               | 52<br>19<br>15 | 160<br>32<br>27 |                | 200<br>40<br>34 |                | 240<br>48<br>41 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>LE to Y <sub>n</sub>             |               | 61<br>22<br>18 | 190<br>38<br>32 |                | 240<br>48<br>41 |                | 285<br>57<br>48 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{E}_1$ to $Y_n$           |               | 47<br>17<br>14 | 145<br>29<br>25 |                | 180<br>36<br>31 |                | 220<br>44<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>E <sub>2</sub> to Y <sub>n</sub> |               | 47<br>17<br>14 | 145<br>29<br>25 |                | 180<br>36<br>31 |                | 220<br>44<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                |               | 19<br>7<br>6   | 75<br>15<br>13  |                | 95<br>19<br>16  |                | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | LE pulse width                                        | 50<br>10<br>9 | 11<br>4<br>3   |                 | 65<br>13<br>11 |                 | 75<br>15<br>13 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| t <sub>su</sub>                     | set-up time<br>A <sub>n</sub> to LE                   | 50<br>10<br>9 | 6<br>2<br>2    |                 | 65<br>13<br>11 |                 | 75<br>15<br>13 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| t <sub>h</sub>                      | hold time<br>A <sub>n</sub> to LE                     | 30<br>6<br>5  | 3<br>1<br>1    |                 | 40<br>8<br>7   |                 | 45<br>9<br>8   |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |

## 3-to-8 line decoder/demultiplexer with address latches

74HC/HCT237

### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |  |  |
|----------------|-----------------------|--|--|--|--|--|--|--|--|
| A <sub>n</sub> | 1.50                  |  |  |  |  |  |  |  |  |
| E <sub>1</sub> | 1.50                  |  |  |  |  |  |  |  |  |
| E <sub>2</sub> | 1.50                  |  |  |  |  |  |  |  |  |
| ĪĒ             | 1.50                  |  |  |  |  |  |  |  |  |

## **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | DADAMETED                                             |      |      | -    |            | TEST CONDITIONS |             |      |      |                        |            |
|-------------------------------------|-------------------------------------------------------|------|------|------|------------|-----------------|-------------|------|------|------------------------|------------|
| SYMBOL                              |                                                       |      |      |      |            |                 | WAVEFORMS   |      |      |                        |            |
|                                     | PARAMETER                                             | +25  |      |      | −40 to +85 |                 | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORWIS |
|                                     |                                                       | min. | typ. | max. | min.       | max.            | min.        | max. |      |                        |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay A <sub>n</sub> to Y <sub>n</sub>    |      | 22   | 38   |            | 48              |             | 57   | ns   | 4.5                    | Fig.6      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay  LE to Y <sub>n</sub>               |      | 25   | 42   |            | 53              |             | 63   | ns   | 4.5                    | Fig.7      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{E}_1$ to $Y_n$           |      | 20   | 35   |            | 44              |             | 53   | ns   | 4.5                    | Fig.7      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>E <sub>2</sub> to Y <sub>n</sub> |      | 20   | 33   |            | 41              |             | 50   | ns   | 4.5                    | Fig.6      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                |      | 7    | 15   |            | 19              |             | 22   | ns   | 4.5                    | Fig.6      |
| t <sub>W</sub>                      | LE pulse width<br>HIGH                                | 10   | 5    |      | 13         |                 | 15          |      | ns   | 4.5                    | Fig.8      |
| t <sub>su</sub>                     | set-up time<br>A <sub>n</sub> to LE                   | 10   | 2    |      | 13         |                 | 15          |      | ns   | 4.5                    | Fig.8      |
| t <sub>h</sub>                      | hold time<br>A <sub>n</sub> to LE                     | 5    | 0    |      | 5          |                 | 5           |      | ns   | 4.5                    | Fig.8      |

## 3-to-8 line decoder/demultiplexer with address latches

## 74HC/HCT237

#### **AC WAVEFORMS**



(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$  . HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.6 Waveforms showing the address input  $(A_n)$  and enable inputs  $(E_2, \overline{LE})$  to output  $(Y_n)$  propagation delays and the output transition times.



(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$  . HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.7 Waveforms showing the enable input  $(\overline{E}_1)$  to output  $(Y_n)$  propagation delays and the output transition times.



The shaded areas indicate when the input is permitted to change for predictable output performance.

(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$  . HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.8 Waveforms showing the data set-up, hold times for  $A_n$  input to  $\overline{LE}$  input and the latch enable pulse width.

## 3-to-8 line decoder/demultiplexer with address latches

## 74HC/HCT237

### **APPLICATION INFORMATION**



### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".