# A Low Power Dynamic Bitwidth-Adaptive Multiply Accumulate Unit for TinyML Accelerators using eSim

Boddu Ajay Rajiv Gandhi University of Knowledge Technologies, Nuzvid

Abstract—This report presents the design and simulation of a low-power, dynamic bitwidth-adaptive Multiply Accumulate (MAC) unit for TinyML accelerators. The architecture supports mixed-precision modes and integrates a shift-and-add multiplier, hybrid CLA-based accumulator, and zero-aware clock gating. The design is verified using eSim and synthesized using the IHP SG13G2 PDK.

#### I. OBJECTIVE

The objective of this project is to develop a power-efficient MAC unit suitable for TinyML workloads. Key goals include:

- Support for multiple precision modes (2×2 to 8×8)
- Signed × unsigned multiplication
- Dynamic bitwidth adaptation and zero-aware gating
- Verification using eSim and synthesis using SG13G2 PDK

### II. CIRCUIT SCHEMATIC

The MAC unit consists of a dynamic bitwidth multiplier, hybrid CLA-based accumulator, and clock gating logic. The schematic was designed in KiCad and simulated using NgSpice.



Fig. 1: MAC Unit Schematic in eSim

# III. SIMULATION RESULTS

Functional simulation was performed using Icarus Verilog. The RTL was then converted to NgVeri and simulated in eSim. Waveforms confirm correct operation across precision modes.



Fig. 2: Simulation Results of eSim

### IV. SYNTHESIS RESULTS USING IHP SG13G2 PDK

To meet the objectives of the eSim Marathon, the proposed MAC unit was synthesized using the IHP SG13G2 PDK. The synthesis was performed hierarchically, with each module mapped to standard cells from the SG13G2 library. The results validate the design's compatibility with silicon implementation and its suitability for low-power TinyML applications.

# A. Module-Level Cell Usage

• cla 4bit: 24 cells

• cla\_enable\_generator: 134 cells

• datapath: 676 cells

• hybrid\_adder\_accumulator: 28 cells

• tinyml\_mac (top): 9 cells

## B. Design Summary

Total wires: 875
Total wire bits: 2713
Public wire bits: 663
Total cells: 1065

• Memory/processes: None

## C. Standard Cell Breakdown

• sg13g2\_and2\_1: 199 instances

• sg13g2\_inv\_1: 119 instances

• sg13g2\_xnor2\_1: 124 instances

• sg13g2\_xor2\_1: 104 instances

• sg13g2 a21oi 1: 69 instances

• sg13g2\_o21ai\_1: 68 instances

• sg13g2\_nand2\_1: 96 instances

• **sg13g2\_nor2\_1:** 84 instances

These results confirm that the MAC unit is well-optimized for implementation using the SG13G2 PDK and maintains low complexity while supporting dynamic precision and gating features.

## V. CONCLUSION

The proposed MAC unit demonstrates high energy efficiency and low power consumption, making it suitable for TinyML accelerators. The design supports dynamic bitwidth adaptation and zero-aware gating, and its successful synthesis using SG13G2 PDK validates its readiness for silicon implementation.

# VI. GITHUB REPOSITORY AND PROJECT SUMMARY

This project was submitted as part of the **eSim Marathon 2025** organized by FOSSEE, IIT Bombay. The complete source files, simulation artifacts, schematic, and synthesis results are available in the GitHub repository below:

# GitHub Link:

https://github.com/ajayboddu-2006/eSim\_Marathon\_2025.git

#### REFERENCES

 S. Perika, B. Ajay, S. Kar, "A Low Power Dynamic Bitwidth-Adaptive Multiply Accumulate Unit for TinyML Accelerators," *ICTACT Journal* on Communication Technology (IJCT), vol. 16, no. 3, pp. 3586–3593, Sep. 2025. DOI: 10.21917/ijct.2025.0534.