## OVER EXCEPTING THE CALIFORNIA PROPERTY OF THE CONTRACT OF THE

## United International University (UIU)

Dept. of Computer Science & Engineering (CSE)
Mid-Term Exam::Trimester::Fall 2021

Course Code: CSE 425 Course Title: Microprocessor, Microcontroller and Interfacing Sec: (A, B, C) Total Marks: 30 Duration: 1 hour 45 minutes

Any examinee found adopting unfair means would be expelled from the trimester/ program as per UIU disciplinary rules.

| a. d<br>R    | Draw the diagram of an 16-bit microprocessor with 20 bit address bus and 8 bit lata bus interfaced to 128KB RAM system using the full decoding method. Each RAM chip has a 15 bit address bus and 8 bit data bus. Provide the corresponding address range (starting address and end address) for the system.                                                | [4]   |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|              |                                                                                                                                                                                                                                                                                                                                                             |       |
| b. N         | Modify the circuit of (a) to address memory range A0000H - BFFFFH                                                                                                                                                                                                                                                                                           | [2]   |
| OR,          |                                                                                                                                                                                                                                                                                                                                                             |       |
| a. C         | Consider that a RAM chip has the following pins: CS', WE, A0-A9, D0-D7. Draw block diagram of the RAM chip and briefly explain its operations using a table.                                                                                                                                                                                                | [4]   |
| b. S         | State the differences between SRAM and DRAM.                                                                                                                                                                                                                                                                                                                | [2]   |
|              | etion 2: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                |       |
| Ques         | (o mains)                                                                                                                                                                                                                                                                                                                                                   |       |
| V            | Suppose after execution of an signed additional instruction (5FFFH - A000H). What would be the value of ZF (Zero flag), CF (Carry Flag), PF (Parity Flag), OF Overflow flag).                                                                                                                                                                               | [4]   |
|              |                                                                                                                                                                                                                                                                                                                                                             |       |
| b. V         | Which address pins and data pins are multiplexed in 8086? Why?                                                                                                                                                                                                                                                                                              | [2]   |
|              |                                                                                                                                                                                                                                                                                                                                                             |       |
| Ques         | tion 3: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                 | )     |
| 9            | n programmed I/O, if we set the value of the DDRX register of a particular port to 22H, what does it signify? Why M/IO' Pin is required in standard IO? Explain oriefly.                                                                                                                                                                                    | [1+1] |
|              |                                                                                                                                                                                                                                                                                                                                                             |       |
| v<br>5<br>fi | Suppose, transfer of bus control in either direction, from processor to device or vice-versa, takes 150 ns. One of the I/O devices has a data transfer rate of 50KB/sec and employs DMA. If we employ DMA in cycle stealing mode for the first half of the bytes and burst mode for the other half, how long will it take to ransfer a block of 1024 bytes? | [4]   |
|              |                                                                                                                                                                                                                                                                                                                                                             |       |

| Question 4: Answer all the questions. (6 Marks) |                                                                                                                           | )           |  |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|--|
| a.                                              | If we have a RAM of 64 KB size and a data bus of 4 bits, what should be the size of the address bus?                      | [1]         |  |
| b.                                              | Briefly explain memory organization of a microcomputer.                                                                   | [3]         |  |
| c.                                              | Differentiate between Data Bus and Address Bus.                                                                           | [2]         |  |
| Qu                                              | Question 5: Answer all the questions. (6 Marks)                                                                           |             |  |
| a.                                              | Suppose, the address 7500H: BFD2H has an instruction. To execute the instruction, what should be the value of CS if IP is | [1+1<br>=2] |  |
|                                                 | (i) AB22H (ii) BFDAH                                                                                                      |             |  |
| b.                                              | Write in brief about the necessity of memory segmentation.                                                                | [2]         |  |
| c.                                              | Is overlapping segmentation useful? Justify your answer.                                                                  | [2]         |  |