

## **United International University (UIU)**

## Dept. of Computer Science & Engineering (CSE)

Mid-Term Exam Trimester: Spring 2024

Course Code: CSE 4325 Course Title: Microprocessors and Microcontrollers
Total Marks: 30 Duration: 1 hour 30 minute(s)

Any examinee found adopting unfair means would be expelled from the trimester/ program as per UIU disciplinary rules.

| <b>Question 1: Answer all the questions. (6 Marks)</b> |                                                                                                                                                                                                                                                                                                                                                                                           |     |  |  |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|
|                                                        | ransfer of bus control from processor to device takes <b>300 ns</b> . Transfer of bus control om device to processor takes <b>200 ns</b> .                                                                                                                                                                                                                                                |     |  |  |
| a.                                                     | If one of the input/output devices employs <b>DMA</b> in <b>cycle stealing</b> mode and takes <b>12564000 ns</b> to transfer <b>512 bytes</b> of data. If data is transferred <b>4 bytes</b> at a time, what is the data transfer rate of the device in <b>KB/s</b> ?                                                                                                                     | [3] |  |  |
|                                                        |                                                                                                                                                                                                                                                                                                                                                                                           |     |  |  |
| b.                                                     | Suppose, you are transferring <b>8192 bytes</b> of data. Which mode( <b>burst mode/cycle stealing mode</b> ) will be faster to transfer this data? Assume that in cycle stealing mode, data is transferred <b>4 bytes at a time</b> . ? (Use the data transfer rate found from (a))                                                                                                       | [3] |  |  |
| Q                                                      | uestion 2: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                            |     |  |  |
| a.                                                     | Suppose, execution of a signed substractional instruction (8000H - 0001H) occurred, What would be the value of carry flag (CF), sign flag (SF), parity flag (PF), overflow flag (OF)?                                                                                                                                                                                                     | [4] |  |  |
|                                                        |                                                                                                                                                                                                                                                                                                                                                                                           |     |  |  |
| b.                                                     | Proof mathematically, the maximum size of a segment is <b>64KB</b> in an 8086 microprocessor.                                                                                                                                                                                                                                                                                             | [2] |  |  |
| Q                                                      | Question 3: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                           |     |  |  |
| a.                                                     | SS = 2526H BX = 0020H BP = 1105H CS = A231H                                                                                                                                                                                                                                                                                                                                               | [3] |  |  |
|                                                        | To access the physical address in the <b>Stack Segment</b> , what should be the value of I) the <b>segment register</b> if the offset register holds the value of 3C5AH.  II) the <b>offset register</b> if the segment register holds the value of 213AH. <b>Justify whether your answer is valid or not.</b> III) Find the first and last physical address of the <b>Code Segment</b> . |     |  |  |
|                                                        |                                                                                                                                                                                                                                                                                                                                                                                           |     |  |  |

| b.                                              | RAM[A] has a <b>data bus</b> of 16 bits and RAM[B] has an <b>address bus</b> of 17 bits. Both RAMs have a total memory capacity of 128 KB. What is the <b>address bus</b> width of RAM[A] and <b>data bus</b> width of RAM[B]?                                                                                                                 | [3] |  |  |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
|                                                 |                                                                                                                                                                                                                                                                                                                                                |     |  |  |  |
| Question 4: Answer all the questions. (6 Marks) |                                                                                                                                                                                                                                                                                                                                                |     |  |  |  |
| a.                                              | <b>Draw the diagram</b> of a microprocessor with a 20-bit address bus and 8-bit data bus interfaced to 8 KB RAM system using the <b>full decoding method</b> . Each RAM chip has a 11-bit address bus and 8-bit data bus. Draw the circuit to address memory range <b>58000H</b> – <b>59FFFH</b> . Provide the <b>address mapping</b> as well. | [6] |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                |     |  |  |  |

| Question 5: Answer all the questions. (6 Marks) |                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|
| a.                                              | In the interrupt vector table, the <b>upper byte of CS</b> for the ultrasonic motion detector is in the physical address <b>0036BH</b> , and the <b>upper byte of IP</b> for the fire alarm sensor is in the physical address <b>001E5H</b> .  I) Determine each sensor's interrupt number in hexadecimal.  II) If both sensors send interrupt signals to the microprocessor at the same time, which one will be executed first and why? | [4] |  |
| b.                                              | If there are a total <b>128</b> interrupts in an <b>8086</b> microprocessor then what will be the size of the <b>interrupt vector table</b> ?                                                                                                                                                                                                                                                                                            | [2] |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |  |