

## United International University Department of Computer Science and Engineering

CSE 313: Computer Architecture

Final Examination Set: A Time: 2 Hours

- 1. (a) Write down the purpose of using **Multiplexer Unit** or MUX in a processor? Give one example from **MIPS processor** given in Figure 1.
  - (b) Write down the value of the **Branch** and **Zero** control signals for executing a successful [2] BEQ instruction -



Figure 1: Basic MIPS Processor

(c) Suppose, You have designed a pipelined processor with the following **six stages**- Fetch, Register Read, Memory Read, Execution, Memory Write, Register Write. The following table Table 1: Processor Pipeline Stages contains the time required for each stage for different type of instructions.

[4]

[2]

- Assume there are **no pipeline hazards**. Calculate the time required for executing the following set of instructions of Table 2 using the **pipelined processor you have designed**.
- (d) Calculate how much time it would require for the same set of instructions of Table 2 to be executed in a **non-pipelined processor**?

| Instruction | Fetch  | Reg Read | Mem Read | Execution | Mem Write | Reg Write |
|-------------|--------|----------|----------|-----------|-----------|-----------|
| add         | 100 ps | 150 ps   |          | 150 ps    |           | 100 ps    |
| addi        | 100 ps | 150 ps   | 200 ps   | 150  ps   |           | 100 ps    |
| lw          | 100 ps | 150 ps   | 200 ps   | 150  ps   | 250 ps    |           |
| bne         | 100 ps | 150 ps   |          | 150  ps   |           |           |

Table 1: Processor Pipeline Stages

```
addi $5, $0, 10
L1:
add $1, $2, $3
lw $3, 100($2)
addi $5, $5, -1
bne $5, $0, L1
```

Table 2: Instructions

2. (a) Your friend who is a fan of non-pipelined processor has warned you about some inherent problems about pipelining scheme. He also warned you about some problems which can not be solved by either simple hardware level changes or software level changes. What is the type of Hazard your friend was talking about? Write down an example scenario where pipelined processor can fail in such way.

[2]

[2]

[3+3]

- (b) Give one example of **Double Data Hazard**
- (c) The conditions for forwarding units are given for your convenience.

```
EX hazard::
```

```
if (EX/MEM.RegWrite and (EX/MEM.RegisterRd != 0)
and (EX/MEM.RegisterRd = ID/EX.RegisterRs)){
    ForwardA = 10:
    EX = 1;
}
if (EX/MEM.RegWrite and (EX/MEM.RegisterRd != 0)
and (EX/MEM.RegisterRd = ID/EX.RegisterRt)){
    ForwardB = 10;
    EX = 1;
MEM hazard::
if (MEM/WB.RegWrite and (MEM/WB.RegisterRd != 0)
and (MEM/WB.RegisterRd = ID/EX.RegisterRs))
and (EX != 1)
    ForwardA = 01
if (MEM/WB.RegWrite and (MEM/WB.RegisterRd != 0)
and (MEM/WB.RegisterRd = ID/EX.RegisterRt))
and (EX != 1)
    ForwardB = 01
```

Complete the following tables with the value of **Forwarding Unit**for detecting data hazards in the following instructions.

|     | Instruction       | ForwardA  | ForwardB |
|-----|-------------------|-----------|----------|
| ;   | sw \$5, 50(\$4)   |           |          |
| 1.  | add \$5, \$3, \$1 |           |          |
|     | sub \$2, \$5, \$1 |           |          |
|     | Instruction       | ForwardA  | ForwardB |
|     | IIISUI UCUIOII    | rorwardri | rorwardb |
| ;;  | lw \$3, 100(\$10) | Torwardzi | Torwardb |
| ii. |                   | Torwardir | Torwardb |

- 3. (a) Write down the representation of -111.101011 in **single precision IEEE 754** standard floating point variable. Clearly mention all the parts of the IEEE 754 standard and also **mention how many bits** are in segment.
  - (b) Calculate the sum of 11.1010112<sup>-3</sup> and 0.10012<sup>4</sup> using the binary addition formula with result **upto 6 significant binary bits**. Mention the value at each step of the operation.
  - (c) What is **De-Normalized** Number? How do we represent De-Normalized number in IEEE [2+1] 754 format?
- 4. (a) An ideal memory requires to be as **fast** as a Cache Memory and as **cheap** as an Hard Disk. [1+1] But this type of device is not possible in reality. How can one use existing devices and yet create cost efficient and speedy memory system? Write down the **principles** which are exploited for such systems to function.
  - (b) A Hard Disk has average seek time of  $100\mu$ s. The rotational speed of the disk is 7200 rpm. [2] It can transfer data at a rate of 100 mbps. The controller overhead takes 15ms per read. For a sector size of 5 mb, **calculate** the time for reading a file of size 100 mb from the disk, if the disk starts from idle scenario.
  - (c) Write down the key difference between **Write Back** and **Write Through** policy with proper examples. [2]
  - (d) Suppose a PC uses three caches. The properties of the caches and the main memory are given on the following Table 3. **Calculate** the **Performance Gain** of using **all** L1, L2 and L3 cache with main memory over using **only** the L1 cache memory with main memory.

|             | L1 Cache | L2 Cache  | L3 Cache   | Main Memory |
|-------------|----------|-----------|------------|-------------|
| Access Time | 2 Cycles | 10 Cycles | 160 Cycles | 400 Cycles  |
| Miss Ratio  | 55%      | 20%       | 5%         | -           |

Table 3: Cache Performance