

## United International University Department of CSE CSE 313: Computer Architecture Final Examination Spring 2022

Time: 2 Hours Full Marks: 40

## Any examinee found adopting unfair means will be expelled from the trimester / program as per UIU disciplinary rules.

[N.B.: Answer all the questions. Assume any data if it is not mentioned explicitly.]

| 1. | a) Modify the block diagram for single-cycle datapath so that it can execute the following instruction "mtr". Note that, this instruction saves value from an address [address = offset (20) + base (\$s0)] onto a temporary register (\$t0). mtr \$t0, 20(\$s0) Also write down the control unit values for this instruction.                                           |                       |                  |                  |                  |                   | [5] |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|------------------|------------------|-------------------|-----|
|    | b) Modify the block diagram for single-cycle datapath so that it can execute the following instructions "jst". Note that, the job of the given instruction is to save a function address in the PC register and also to save the address of the second next instruction in the \$ra register.  jst 1024  Also write down the control unit values for these instructions. |                       |                  |                  |                  |                   | [5] |
|    | c) What is the use of the <b>PC</b> register in the given block diagram for single-cycle datapath? What are the possible values of the <b>PC</b> register after executing an <b>I- Type</b> instruction? Explain.                                                                                                                                                        |                       |                  |                  |                  |                   | [3] |
| 2. | Consider a processor that goes through the following six stages while executing an instruction. The duration of each stage (in ps) is given underneath it:                                                                                                                                                                                                               |                       |                  |                  |                  |                   |     |
|    | Instruction<br>Fetch                                                                                                                                                                                                                                                                                                                                                     | Instruction<br>Decode | Register<br>Read | ALU<br>Operation | Memory<br>Access | Register<br>Write |     |
|    | 250                                                                                                                                                                                                                                                                                                                                                                      | 50                    | 150              | 300              | 250              | 150               |     |
|    | Also consider the following instruction snippet:  add \$s0, \$s1, \$s2  add \$s1, \$s2, \$s3  sub \$t0, \$s0, \$s1  lw \$t2, 20(\$t1)  add \$s4, \$t2, \$t2  Now answer the following questions:                                                                                                                                                                         |                       |                  |                  |                  |                   |     |

|    | a) If <b>basic pipelining</b> is implemented in your processor, how many times faster will the instruction snippet execute (i.e., the <b>speedup</b> factor) compared to a single-cycle implementation? There is <b>no need</b> to include a timing diagram in your answer. |       |        |  |  |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|--|--|--|--|
|    | b) Suggest a <b>hardware change</b> that you can implement in your processor to improve execution time of the instruction snippet. What would be the execution time after this characteristic include a timing diagram in your answer.                                      |       |        |  |  |  |  |
|    | c) Explain how an <b>optimized compiler</b> can improve the execution time of the instruction snippet <b>further</b> . In your answer, clearly show any changes that might be brought in the given instruction snippet.                                                     |       |        |  |  |  |  |
|    | d) Suppose you have split the "Memory Access" stage into two separate stages – "Memory Read" and "Memory Write." Explain why this may cause the processor to stall more.                                                                                                    |       |        |  |  |  |  |
| 3. | <ul> <li>a) Consider a cache memory of size 2KB and block size having 8 words (1 word = 4 bytes).</li> <li>Determine the miss rate if the following bytes are addressed sequentially.</li> <li>15, 19, 4097, 4098, 7, 30</li> </ul>                                         |       |        |  |  |  |  |
|    | b) If we change the block size in Q3(a) to 4 words, find out the miss rate for similar memory address access. Find out the miss rate and explain the principle of locality.  c) Find the number of blocks in the cache and bytes per block for the following example.       |       |        |  |  |  |  |
|    |                                                                                                                                                                                                                                                                             |       |        |  |  |  |  |
|    | Tag                                                                                                                                                                                                                                                                         | Index | Offset |  |  |  |  |
|    | 31-13                                                                                                                                                                                                                                                                       | 12-6  | 5-0    |  |  |  |  |