| FPCVT Project Status (01/18/2021 - 07:57:46) |                           |                       |                               |  |
|----------------------------------------------|---------------------------|-----------------------|-------------------------------|--|
| Project File:                                | FPCVT.xise                | Parser Errors:        | No Errors                     |  |
| Module Name:                                 | FPCVT                     | Implementation State: | Placed and Routed             |  |
| Target Device:                               | xc6slx16-3csg324          | • Errors:             | No Errors                     |  |
| Product Version:                             | ISE 14.7                  | • Warnings:           | No Warnings                   |  |
| Design Goal:                                 | Balanced                  | • Routing Results:    | All Signals Completely Routed |  |
| Design Strategy:                             | Xilinx Default (unlocked) | • Timing Constraints: |                               |  |
| Environment:                                 | System Settings           | Final Timing Score:   | 0 (Timing Report)             |  |

| Device Utilization Summary [-]                                  |    |           |             |         |  |
|-----------------------------------------------------------------|----|-----------|-------------|---------|--|
| Slice Logic Utilization                                         |    | Available | Utilization | Note(s) |  |
| Number of Slice Registers                                       | 0  | 18,224    | 0%          |         |  |
| Number of Slice LUTs                                            | 43 | 9,112     | 1%          |         |  |
| Number used as logic                                            |    | 9,112     | 1%          |         |  |
| Number using O6 output only                                     | 21 |           |             |         |  |
| Number using O5 output only                                     | 11 |           |             |         |  |
| Number using O5 and O6                                          | 10 |           |             |         |  |
| Number used as ROM                                              | 0  |           |             |         |  |
| Number used as Memory                                           | 0  | 2,176     | 0%          |         |  |
| Number used exclusively as route-thrus                          | 1  |           | ĺ           |         |  |
| Number with same-slice register load                            | 0  |           |             |         |  |
| Number with same-slice carry load                               | 1  |           |             |         |  |
| Number with other load                                          | 0  |           |             |         |  |
| Number of occupied Slices                                       | 19 | 2,278     | 1%          |         |  |
| Number of MUXCYs used                                           | 12 | 4,556     | 1%          |         |  |
| Number of LUT Flip Flop pairs used                              | 43 |           |             |         |  |
| Number with an unused Flip Flop                                 | 43 | 43        | 100%        |         |  |
| Number with an unused LUT                                       | 0  | 43        | 0%          |         |  |
| Number of fully used LUT-FF pairs                               | 0  | 43        | 0%          |         |  |
| Number of slice register sites lost to control set restrictions | 0  | 18,224    | 0%          |         |  |
| Number of bonded IOBs                                           | 22 | 232       | 9%          |         |  |
| Number of RAMB16BWERs                                           | 0  | 32        | 0%          |         |  |
| Number of RAMB8BWERs                                            | 0  | 64        | 0%          |         |  |
| Number of BUFIO2/BUFIO2_2CLKs                                   | 0  | 32        | 0%          |         |  |
| Number of BUFIO2FB/BUFIO2FB_2CLKs                               |    | 32        | 0%          |         |  |
| Number of BUFG/BUFGMUXs                                         | 0  | 16        | 0%          |         |  |
| Number of DCM/DCM_CLKGENs                                       | 0  | 4         | 0%          |         |  |
| Number of ILOGIC2/ISERDES2s                                     | 0  | 248       | 0%          |         |  |
| Number of IODELAY2/IODRP2/IODRP2_MCBs                           |    | 248       | 0%          |         |  |
| Number of OLOGIC2/OSERDES2s                                     |    | 248       | 0%          |         |  |
| Number of BSCANs                                                |    | 4         | 0%          |         |  |
| Number of BUFHs                                                 |    | 128       | 0%          |         |  |
| Number of BUFPLLs                                               |    | 8         | 0%          |         |  |
| Number of BUFPLL_MCBs                                           |    | 4         | 0%          |         |  |
| Number of DSP48A1s                                              |    | 32        | 0%          |         |  |
| Number of ICAPs                                                 |    | 1         | 0%          |         |  |
| Number of MCBs                                                  | 0  | 2         | 0%          |         |  |

1 of 2 01/18/2021 08:01 AM

| Number of PCILOGICSEs            | 0    | 2 | 0% |  |
|----------------------------------|------|---|----|--|
| Number of PLL_ADVs               | 0    | 2 | 0% |  |
| Number of PMVs                   | 0    | 1 | 0% |  |
| Number of STARTUPs               | 0    | 1 | 0% |  |
| Number of SUSPEND_SYNCs          | 0    | 1 | 0% |  |
| Average Fanout of Non-Clock Nets | 2.75 |   |    |  |

| Performance Summary |                               |              |               |  |
|---------------------|-------------------------------|--------------|---------------|--|
| Final Timing Score: | 0 (Setup: 0, Hold: 0)         | Pinout Data: | Pinout Report |  |
| Routing Results:    | All Signals Completely Routed | Clock Data:  | Clock Report  |  |
| Timing Constraints: |                               |              |               |  |

| Detailed Reports [-           |             |                          |        |          |                 |
|-------------------------------|-------------|--------------------------|--------|----------|-----------------|
| Report Name                   | Status      | Generated                | Errors | Warnings | Infos           |
| Synthesis Report              | Current     | Mon Jan 18 07:50:51 2021 | 0      | 0        | 0               |
| Translation Report            | Current     | Mon Jan 18 07:57:26 2021 | 0      | 0        | 0               |
| Map Report                    | Current     | Mon Jan 18 07:57:34 2021 | 0      | 0        | 6 Infos (0 new) |
| Place and Route Report        | Current     | Mon Jan 18 07:57:40 2021 | 0      | 0        | 2 Infos (0 new) |
| Power Report                  |             |                          |        |          |                 |
| Post-PAR Static Timing Report | Current     | Mon Jan 18 07:57:44 2021 | 0      | 0        | 4 Infos (0 new) |
| Bitgen Report                 | Out of Date | Mon Jan 18 03:11:17 2021 | 0      | 0        | 0               |

| Secondary Reports  |             |                          |  |
|--------------------|-------------|--------------------------|--|
| Report Name        | Status      | Generated                |  |
| ISIM Simulator Log | Current     | Mon Jan 18 07:53:10 2021 |  |
| WebTalk Report     | Out of Date | Mon Jan 18 03:11:18 2021 |  |
| WebTalk Log File   | Out of Date | Mon Jan 18 03:11:19 2021 |  |

**Date Generated:** 01/18/2021 - 07:58:05

2 of 2 01/18/2021 08:01 AM