| vending_machine Project Status (01/23/2021 - 23:05:50)       |                           |                                           |                                    |                                  |                   |  |  |  |  |
|--------------------------------------------------------------|---------------------------|-------------------------------------------|------------------------------------|----------------------------------|-------------------|--|--|--|--|
| Project File:                                                | vending_machine.xise      | Parser Errors:                            |                                    | No Errors                        |                   |  |  |  |  |
| Module Name:                                                 | vending_machine           | Implementation State:                     |                                    | Programming File<br>Generated    |                   |  |  |  |  |
| Target Device:                                               | xc6slx16-3csg324          | • Errors:                                 |                                    | No Errors                        |                   |  |  |  |  |
| <b>Product Version:</b>                                      | ISE 14.7                  | • Wa                                      | arnings:                           |                                  | 1 Warning (0 new) |  |  |  |  |
| Design Goal:                                                 | Balanced                  | • Routing Results:                        |                                    | All Signals<br>Completely Routed |                   |  |  |  |  |
| Design Strategy:                                             | Xilinx Default (unlocked) | <ul><li>Timing<br/>Constraints:</li></ul> |                                    | All Constraints Met              |                   |  |  |  |  |
| <b>Environment:</b>                                          | System Settings           | • Final Timing Score:                     |                                    |                                  | 0 (Timing Report) |  |  |  |  |
|                                                              |                           |                                           |                                    |                                  |                   |  |  |  |  |
| Device Utilization Summary [-]                               |                           |                                           |                                    |                                  |                   |  |  |  |  |
| Slice Logic Utiliza                                          |                           |                                           | Used Available Utilization Note(s) |                                  |                   |  |  |  |  |
| Number of Slice Re                                           | 108                       | 18,224                                    |                                    | 1%                               |                   |  |  |  |  |
| Number used as                                               | <u> </u>                  | 108                                       |                                    |                                  |                   |  |  |  |  |
| Number used as Latches                                       |                           |                                           |                                    |                                  |                   |  |  |  |  |
| Number used as Latch-thrus                                   |                           |                                           |                                    |                                  |                   |  |  |  |  |
| Number used as AND/OR logics                                 |                           | 0                                         | 0.110                              |                                  | <b>5</b> 0/       |  |  |  |  |
| Number of Slice LUTs                                         |                           | 180                                       | 9,112                              |                                  | 1%                |  |  |  |  |
| Number used as logic                                         |                           | 180                                       | 9,112                              |                                  | 1%                |  |  |  |  |
| Number using O6 output only                                  |                           | 162                                       |                                    |                                  |                   |  |  |  |  |
| Number using O5 output only                                  |                           | 0                                         |                                    |                                  |                   |  |  |  |  |
| Number using O5 and O6                                       |                           | 18                                        |                                    |                                  |                   |  |  |  |  |
| Number used as ROM                                           |                           | 0                                         | 2.176                              |                                  | 00/               |  |  |  |  |
| Number used as Memory                                        |                           | 0                                         | 2,176                              |                                  | 0%                |  |  |  |  |
| Number of occupied Slices                                    |                           | 60                                        | 2,278                              |                                  | 2%                |  |  |  |  |
| Number of MUXCYs used                                        |                           | 100                                       | 4,556                              |                                  | 1%                |  |  |  |  |
| Number of LUT Flip Flop pairs used                           |                           | 189                                       | 100                                |                                  | 420/              |  |  |  |  |
| Number with an unused Flip Flop                              |                           | 81                                        | 189                                |                                  | 42%               |  |  |  |  |
| Number with an unused LUT  Number of fully used LUT-FF pairs |                           |                                           | 189<br>189                         |                                  | 4%<br>52%         |  |  |  |  |
| Number of unique control sets                                |                           | 99                                        | 199                                |                                  | 52%               |  |  |  |  |
| Number of slice register sites lost                          |                           | 20                                        | 18,224                             |                                  | 1%                |  |  |  |  |
| to control set restrictions                                  |                           |                                           |                                    |                                  |                   |  |  |  |  |
| Number of bonded IOBs                                        |                           | 17                                        | 232                                |                                  | 7%                |  |  |  |  |
| Number of RAMB16BWERs                                        |                           | 0                                         | 32                                 |                                  | 0%                |  |  |  |  |
| Number of RAMB8BWERs                                         |                           | 0                                         | 64                                 |                                  | 0%                |  |  |  |  |
| Number of BUFIO2/BUFIO2_2CLKs                                |                           | 0                                         | 32                                 |                                  | 0%                |  |  |  |  |
| Number of BUFIO2FB/BUFIO2FB_2CLKs                            |                           | 0                                         | 32                                 |                                  | 0%                |  |  |  |  |
| Number of BUFG/BUFGMUXs                                      |                           | 1                                         | 16                                 |                                  | 6%                |  |  |  |  |
| Number used as BUFGs                                         |                           | 0                                         |                                    |                                  |                   |  |  |  |  |
| Number used as BUFGMUX                                       |                           |                                           |                                    |                                  |                   |  |  |  |  |

| Number of DCM/DC                        | M CLK                                                  | GFNs                           | 4                       | . 0%      |                     |                    |  |  |
|-----------------------------------------|--------------------------------------------------------|--------------------------------|-------------------------|-----------|---------------------|--------------------|--|--|
|                                         | Number of DCM/DCM_CLKGENs  Number of ILOGIC2/ISERDES2s |                                |                         | 248       |                     |                    |  |  |
| Number of IODELAY2/IODRP2/IODRP2 MCBs   |                                                        |                                | 0                       | 248       |                     |                    |  |  |
| Number of OLOGIC2                       |                                                        | _                              | 0                       | 248       |                     |                    |  |  |
| Number of BSCANs                        | -                                                      |                                | 0                       | 4         |                     |                    |  |  |
| Number of BUFHs                         |                                                        |                                | 0                       | 128       |                     |                    |  |  |
| Number of BUFPLLs                       |                                                        |                                | 0                       | 8         |                     |                    |  |  |
| Number of BUFPLL                        |                                                        |                                | 0                       | 4         |                     |                    |  |  |
| Number of DSP48A                        |                                                        |                                | 0                       | 32        |                     |                    |  |  |
| Number of ICAPs                         |                                                        |                                | 0                       | 1         |                     |                    |  |  |
| Number of MCBs                          |                                                        |                                | 0                       | 2         |                     |                    |  |  |
| Number of PCILOGIC                      | CSEs                                                   |                                | 0                       | 2         |                     |                    |  |  |
| Number of PLL ADV                       |                                                        |                                | 0                       | 2         |                     |                    |  |  |
| Number of PMVs                          |                                                        |                                | 0                       | 1         |                     |                    |  |  |
| Number of STARTUR                       | os                                                     |                                | 0                       | 1         | 0%                  |                    |  |  |
| Number of SUSPEN                        | D SYNC                                                 | Cs                             | 0                       | 1         | . 0%                |                    |  |  |
| Average Fanout of N                     |                                                        |                                | 5.06                    |           |                     |                    |  |  |
| _                                       |                                                        |                                |                         |           |                     |                    |  |  |
| Performance Summary [-]                 |                                                        |                                |                         |           |                     |                    |  |  |
| <b>Final Timing Scor</b>                | e: C                                                   | ) (Setup: 0, Hold: 0)          |                         | Pinou     | ut Data:            | Pinout Report      |  |  |
|                                         |                                                        | \<br>\\I Signals Completely    | inals Completely Routed |           | Data:               | Clock Report       |  |  |
| Timing Constraints: All Constraints Met |                                                        |                                |                         |           |                     |                    |  |  |
|                                         |                                                        |                                |                         |           |                     |                    |  |  |
|                                         | Detailed Reports [-]                                   |                                |                         |           |                     |                    |  |  |
| Report Name                             | Statu                                                  | s Generated                    | Er                      | rors Warr | nings               | Infos              |  |  |
| Synthesis Report                        | Curren                                                 | nt Sat Jan 23 23:05:05<br>2021 | 5 0                     | 1 Wa      | rning (0 new        | 1 Info (0<br>new)  |  |  |
| <u>Translation Report</u>               | Curren                                                 | nt Sat Jan 23 23:05:23<br>2021 | 3 0                     | 0         |                     | 0                  |  |  |
| Map Report                              | Curren                                                 | nt Sat Jan 23 23:05:33<br>2021 | 1 0                     | 0         |                     | 6 Infos (0<br>new) |  |  |
| Place and Route<br>Report               | Curren                                                 | nt Sat Jan 23 23:05:37<br>2021 | 7 0                     | 0         |                     | 3 Infos (0<br>new) |  |  |
| Power Report                            |                                                        |                                |                         |           |                     |                    |  |  |
| Post-PAR Static<br>Timing Report        | Curren                                                 | nt Sat Jan 23 23:05:4:<br>2021 | 1 0                     | 0         |                     | 4 Infos (0 new)    |  |  |
| Bitgen Report                           | Curren                                                 | nt Sat Jan 23 23:05:48<br>2021 | 8 0                     | 0         |                     | 0                  |  |  |
|                                         |                                                        |                                |                         |           |                     |                    |  |  |
| 1                                       |                                                        |                                |                         |           |                     | ĺ                  |  |  |
|                                         |                                                        | Secondary Repo                 | orts                    |           |                     | Ŀ                  |  |  |
| Report Name                             |                                                        | Secondary Repo                 | orts                    | Genera    | ıted                | ы                  |  |  |
| Report Name  ISIM Simulator Log         |                                                        |                                | orts                    |           | ated<br>23 22:51:53 |                    |  |  |

| WebTalk Log File                             | Current | Sat Jan 23 23:05:49 2021 |  |  |  |  |  |  |  |
|----------------------------------------------|---------|--------------------------|--|--|--|--|--|--|--|
| <b>Date Generated:</b> 01/23/2021 - 23:05:50 |         |                          |  |  |  |  |  |  |  |