# SPI SERTIAL PERIPHERAL INTERFACE

Suresha C Assistant professor EEE Dept



The SFI bus allows the communication between one master device and one or more slave devices.



- 1. Four I/O pins are dedicated to SPI communication with external devices.
- 2. MISO: Master In / Slave Out data. In the general case, this pin is used to transmit data in slave mode and receive data in master mode
- 3. MOSI: Master Out / Slave In data. In the general case, this pin is used to transmit data in master mode and receive data in slave mode.
- 4. SCK: Serial Clock output pin for SPI master and input pin for SPI slaves.
- 5. NSS: Slave select pin. Depending on the SPI and NSS settings, this pin can be used to select an individual slave device for communication



| Protocol | Туре                      | Max distance(ft.)                        | Max Speed<br>(bps)            | Typical usage                                              |
|----------|---------------------------|------------------------------------------|-------------------------------|------------------------------------------------------------|
| USB 3.0  | dual<br>simplex<br>serial | 9 (typical)<br>(up to 49<br>with 5 hubs) | 5 G                           | Mass storage,<br>video                                     |
| USB 2.0  | half<br>duplex<br>serial  | 16 (98 ft.<br>with 5 hubs)               | 1.5M, 12M,<br>480M            | Keyboard,<br>mouse, drive,<br>speakers,<br>printer, camera |
| Ethernet | serial                    | 1600                                     | 10G                           | network communications                                     |
| I2C      | synchronou<br>s serial    | 18                                       | 3.4 M in High-<br>speed mode. | Microcontroller communications                             |
| RS-232   | asynchronou<br>s serial   | 50-100                                   | 20k                           | Modem, mouse, instrumentation                              |
| RS-485   | asynchronou<br>s serial   | 4000                                     | 10M                           | Data acquisition and control systemsSPI                    |
| SPI      | synchronou<br>s serial    | 10                                       | fPCLK/2                       |                                                            |





You can use CAN, ETHERNET, RS485, RS232 or combination of them, when you have to cover larger distances and want to achieve better quality of service.





#### MINIMAL SPIBUS

The SPI bus allows the communication between one master device and one or more slave devices. In some applications SPI bus may consists of just two wires - one for the clock signal and the other for synchronous data transfer. Other signals can be added depending on the data exchange between SPI nodes and their slave select signal management.



SPI Hardware: Behind the scenes



















#### CUSTOMIZING SPI BUS: BUS CONFIGURATIONS

The SPI allows the MCU to communicate using different configurations, depending on the device targeted and the application requirements.

#### **FULL-DUPLEX COMMUNICATION**



In this configuration, the shift registers of the master and slave are linked using two unidirectional lines between the MOSI and the MISO pins. During SPI communication, data is shifted synchronously on the SCK clock edges provided by the master. The master transmits the data to be sent to the slave via the MOSI line and receives data from the slave via the MISO line.

Remember that in SPI communication ,slave will not initiate data transfer unless master produces the clock.

#### HALF-DUPLEX COMMUNICATION



In this configuration, one single cross connection line is used to link the shift registers of the master and slave together. During this communication, the data is synchronously shifted between the shift registers on the SCK clock edge in the transfer direction selected reciprocally by both master and slave

#### SIMPLEX COMMUNICATION



Simplex single master, single slave application (master in transmit-only/slave in receive-only mode)

Transmit-only, Receive Only mode:

The configuration settings are the same as for full-duplex. The application has to ignore the information captured on the unused input pin. This pin can be used as a standard GPIO

### STM32 SPI FUNCTIONAL BLOCK DIAGRAM



## SLAVE SELECT (NSS) PIN MANAGEMENT

#### When a device is slave mode:

In slave mode, the NSS works as a standard "chip select" input and lets the slave communicate with the master.

#### When a device is master:

In master mode, NSS can be used either as output or input. As an input it can prevent multi-master bus collision, and as an output it can drive a slave select signal of a single slave.



Scenario of single master and single slave

## Hardware slave management Software slave management



Hardware or software slave select management can be set using the SSM bit in the SPIx\_CR1 register:

**Software NSS management (SSM = 1):** in this configuration, slave select information is driven internally by the SSI bit value in register SPIx\_CR1. The external NSS pin is free for other application uses.



Hardware or software slave select management can be set using the SSM bit in the SPIx\_CR1 register:

#### Master and three independent slaves



In this application you cannot use software slave management . You have to use hardware slave management

## SPI Communication Format

#### SPI Communication Format



SPI communication, receive and transmit operations are performed simultaneously.

- •The serial clock (SCK) synchronizes the shifting and sampling of the information on the data lines
- •The communication format depends on the clock phase, the clock polarity and the data frame format. To be able to communicate together, the master and slaves devices must follow the same communication format.

## CPOL(CLOCK POLARITY)

- The CPOL (clock polarity) bit controls the idle state value of the clock when no data is being transferred
- ► If CPOL is reset, the SCLK pin has a low-level idle state. If CPOL is set, the SCLK pin has a high-level idle state.



## SPI Timing Diagram



## SPI Clock Phase and Polarity

**Clock Phase (CPHA)** 



- Combination of CPOL and CPHA determines the clock edge for transmitting and receiving.
- CPOL =  $\emptyset \longrightarrow SCLK$  is pushed to low during idle. Otherwise, pulled to high during idle.
- CPHA =  $0 \rightarrow$  the first clock transition (either rising or falling) is the first data capture edge. Otherwise, the second clock transition is the first data capture edge.

## SPI Clock Phase and Polarity



## CPHA(CLOCK PHASE)

- ► CPHA controls at which clock edge of the SCLK( 1st or 2nd ) the data should be sampled by the slave.
- ► The combination of CPOL (clock polarity) and CPHA (clock phase) bits selects the data capture clock edge.

#### CPHASE=1

• Data will be sampled on the trailing edge of the clock.

- If CPHASE=0
- Data will be sampled on the leading edge of the clock.

## Data toggling means, data transition to the next b



Data sampling means, sampling the data line to capture the data.



CPHA=1











#### if CPHASE=1

Data will be sampled on the *trailing edge* of the clock.

#### If CPHASE=0

Data will be sampled on the *leading edge* of the clock.

### Different SPI Modes

| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |

## SPI peripherals of your MCU



# SPI serial clock (SCLK)

What is the maximum SCLK speed of SPk peripheral which can be achieved on a given microcontorller?

First you have to know the speed of the APBx bus on which the SPI peripheral is connected





we use the internal RC oscillator of 16Mhz as our system clock then SPI1/SPI2/SPI3 peripherals can able to produce the serial clock of maximum 8MHz.

Remember that in SPI communication, slave will not initiate data transfer unless master produces the clock.

# SPI Driver Development

# Driver API requirements and user configurable items



SPI\_DeviceMode SPI\_BusConfig SPI\_DFF SPIx Peripheral SPI\_CPHA SPI\_CPOL SPI\_SSM SPI\_Speed

Configurable items For user application

SPI handle structure and configuration structure

```
/*
    Configuration structure for SPIx peripheral
 */
typedef struct
                                         SPI Configuration Structure
    uint8 t SPI DeviceMode;
    uint8 t SPI BusConfig;
    uint8_t SPI_SclkSpeed;
    uint8 t SPI DFF;
    uint8 t SPI CPOL;
    uint8 t SPI CPHA;
    uint8 t SPI SSM;
}SPI Config t;
/*
 *Handle structure for SPIx peripheral
 */
                                          SPI Handle Structure
typedef struct
    SPI RegDef t
                  *pSPIx; /*!< This holds the base address of SPIx(x:0,1,2) peripheral >*/
    SPI Config t
                  SPIConfig;
}SPI Handle t;
```

## Gyro Sensors



