#### **Transfers modelling** Little-Endian / Big-Endian Memory access

- Data Bus width byte ordering
- Transfers direction

◆ Little-Endian ←→ Big-Endian

#### **Definition**

- Most Significant Byte • MSB
- Most Significant bit **MSP**
- Least Significant Byte + LSB
- Least Significant bit • LSb



# 32 bits processor register



Move.Byte

Rx, \$1000

8 bits

Move.Word

Rx, \$1000 Rx, \$1000

16 bits

Move.LongWord

32 bits



### Transfert 8 bits



Rx, \$1000



# Transfert 16 bits Move.W

Rx, \$1000



## Transfert 32 bits Move L

Rx, \$1000



## Memory addressing

### **68'000 Familly**

- Big-Endian Mode :
- Highest Weight at lower addresses
- Memory / listing Observation: number reading from left (MSB) to right (LSB)
- Ex: AB 12 34 56 → AB123456 32 bits value



## Memory addressing

#### x86 Familly

- Little-Endian Mode:
- Lowest Weight at lower addresses
- Memory / listing Observation: number reading from right (MSB) to left (LSB)
- Ex: AB 12 34 56 → 563412AB 32 bits value

