#### **VHDL**

# Summary of basic structures

René Beuchat

rene.beuchat@epfl.ch

rene.beuchat@hesge.ch

#### Resume

- Lexical elements
  - > Reserved words
- Declarations
  - ➤ Type declaration
  - ➤ Subtype declaration
  - ➤ Constant declaration
  - ➤ Signal declaration
  - ➤ Variable declaration

### Resume (suite)

- Concurrent statements
  - > Signal assignment
  - Process statement
  - When statement
  - With statement
- Sequential statements
  - Variable assignment
  - > If statement
  - Case statement
  - > Loop statement

### Resume (suite)

- Operators
  - >Logic operators
  - >Arithmetic operators
  - **≻**Comparisons

### Resume (suite)

- Concatenation
- Attributes
  - ➤ Type related attributes
  - >Array related attributes
- Simulation elements
  - ➤ Wait statement
  - >Assert statement

#### **Lexical elements**

### Reserved words

#### Reserved words

abs
access
after
alias
all
and
architecture
array
assert
attribute

begin
block
body
buffer
bus

case component configuration constant

disconnect downto

else elsif end entity exit

file for function

generate generic group guarded

if
impure
in
inertial
inout
is

label library linkage literal loop

map mod nand new next nor not null

of on open or others out package port procedure process pure

range
record
register
reject
rem
report
return
rol
ror

select severity shared signal sla sll sra srl subtype then to transport type

unaffected units until use

variable

wait when While with

xnor xor

#### **Declarations**

Type declaration
Subtype declaration
Constant declaration
Signal declaration
Variable declaration

#### Type and library/package std

library std; use std.standard.all;

| Type/subtype | Values                                                 | Package      |
|--------------|--------------------------------------------------------|--------------|
| boolean      | False, true                                            | std.standard |
| bit          | '0', '1'                                               | std.standard |
| bit_vector   | array(natural range <>) of bit                         | std.standard |
| character    | NUL, SOH, 'a','z', '}', '~', DEL                       | std.standard |
| string       | <pre>array(positive range &lt;&gt;) of character</pre> | std.standard |
| integer      | -21474836472147483647                                  | std.standard |
| natural      | 0 integer <b>'high</b>                                 | std.standard |
| positive     | 1 integer <b>'high</b>                                 | std.standard |
| real         | -1.0E308 to 1.0E308                                    | std.standard |

<sup>!!</sup> Integer is not from -2147483648 (-2\*\*31) but -2147483647 -(2\*\*31-1) !!!

# Type and library/package ieee

```
library ieee;
use ieee.std_logic_1164.all;
```

| Type/subtype      | Values                                                 | Package             |
|-------------------|--------------------------------------------------------|---------------------|
| std_ulogic        | 'U', 'X', '0', '1', 'Z', 'W', 'L', 'H', '-'            | ieee.std_logic_1164 |
| std_logic         | resolved std_ulogic                                    | ieee.std_logic_1164 |
| X01               | 'X', '0', '1',                                         | ieee.std_logic_1164 |
| X01Z              | 'X', '0', '1', 'Z',                                    | ieee.std_logic_1164 |
| UX01              | 'U', 'X', '0', '1',                                    | ieee.std_logic_1164 |
| UX01Z             | 'U', 'X', '0', '1', 'Z',                               | ieee.std_logic_1164 |
| std_ulogic_vector | <pre>array(natural range &lt;&gt;) of std_ulogic</pre> | ieee.std_logic_1164 |
| std_logic_vector  | <pre>array(natural range &lt;&gt;) of std_logic</pre>  | ieee.std_logic_1164 |

# Type and library/package ieee Standard VHDL Synthesis Package (1076.3, NUMERIC\_STD)

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
```

| Type/subtype | Values                                | Package          |
|--------------|---------------------------------------|------------------|
| unsigned     | array (natural range <>) of std_logic | ieee.numeric_std |
| signed       |                                       | ieee.numeric_std |

# Type and library/package ieee Standard VHDL Synthesis Package (1076.3, NUMERIC\_BIT)

library ieee ;
use ieee.numeric\_bit.all;

| Type/subtype | Values                          | Package          |
|--------------|---------------------------------|------------------|
| unsigned     | array (natural range <>) of bit | ieee.numeric_bit |
| signed       |                                 | ieee.numeric_bit |

# Standard VHDL Synthesis Package (1076.3, NUMERIC\_STD) Standard VHDL Synthesis Package (1076.3, NUMERIC\_BIT)

library ieee; use ieee.std\_logic\_1164.all; use ieee.numeric\_std.all;

| Type/subtype | Values                                | Package          |
|--------------|---------------------------------------|------------------|
| unsigned     | array (natural range <>) of std logic | ieee.numeric_std |
| signed       |                                       | ieee.numeric_std |

library ieee; use ieee.numeric\_bit.all;

| Type/subtype | Values                          | Package          |
|--------------|---------------------------------|------------------|
| unsigned     | array (natural range <>) of bit | ieee.numeric_bit |
| signed       |                                 | ieee.numeric_bit |

# Standard VHDL Synthesis Package (1076.3, NUMERIC\_STD) Standard VHDL Synthesis Package (1076.3, NUMERIC\_BIT)

library ieee; use ieee.std\_logic\_1164.all; use ieee.std\_logic\_arith.all;

NOT TO BE USED anymore rom mentor

| Type/subtype | Values                               | Package              |
|--------------|--------------------------------------|----------------------|
| unsigned     | array (natural range<>) of std logic | ieee.std_logic_arith |
| signed       |                                      | ieee.std_logic_arith |

library ieee; use ieee.numeric\_bit\_all;

| Type/subtype | Values                          | Package          |
|--------------|---------------------------------|------------------|
| unsigned     | array (natural range <>) of bit | ieee.numeric_bit |
| signed       |                                 | ieee.numeric_bit |

#### **Numbers**

Integer on 32 bits, decimal by default

>-2 147 483 64**7 to** 2 147 483 64**7** 

**>** 123\_456

\_ allowed as separator

base#...#

**>**2#1011#

binary

>8#13#

octal

> 16#B#

hexadecimal

## Numbers for std\_logic\_vector / signed / unsigned

- For std\_logic\_vector / signed / unsigned
- Character string as "10101100"
- Facilities with base transformation
  - >> B"1010 1100" → "10101100"
  - > X"AC" -> "10101100"

➤ With X"..." → number of bits need to be a multiple of 4 (changed in VHDL 2008)

### Component

Component test
generic (size: integer := 8);
port(
 A, B: in std\_logic\_vector(size-1 downto 0);
 R: out std\_logic\_vector(size-1 downto 0)
);
end component;

#### **Entity mode**

• in input only

out only

inout bidirectionnal

buffer output used as internal too



#### Entity generic and port

```
library ieee;
use ieee.std_logic_1164.all;
                          -- library for synthesis and simulation
                           -- library for arithmec operations
use ieee.numeric std.all;
entity test is
generic (size: integer := 8);
port(
  A, B: in std_logic_vector(size-1 downto 0);
  R: out std_logic_vector(size-1 downto 0)
end test;
```

#### **Architecture**

```
architecture bhv1 of test is
signal OperandA, OperandB: signed( size-1 downto 0);
signal Result: signed (size-1 downto 0);
begin
OperandA <= signed(A);
                            -- cast std_logic_vector to signed
OperandB <= signed(B);
Result <= OperandA + OperandB; -- Add
R <= std logic vector(Result);
                                  -- cast from signed to std_logic_vector;
end bhv1;
----- OR -----
architecture bhv2 of test is
signal OperandA, OperandB: signed( size-1 downto 0);
signal Result: signed (size-1 downto 0);
begin
R <= std_logic_vector(signed(A) + signed(B)); -- same without internal signed number
end bhv2;
```

## Type declaration





```
in the STD.STANDARD package:
type boolean is (false, true);
type bit is ('0', '1');
type character is (NUL, SOH, <...> '}', '~', DEL);
type string is array(positive range <>) of character;
type bit_vector is array(natural range <>) of bit;
```

```
in the IEEE.STD_LOGIC_1164 package:
type std_uLogic is ('U', 'X', '0', '1', 'Z',
    'W', 'L', 'H', '-');
type std_uLogic_vector is
array(natural range <>) of std_uLogic;
```

```
in the IEEE.NUMERIC_STD package:
type unsigned is array(natural range <>) of std_Logic;
type signed is array(natural range <>) of std_logic;
```

## Subtype declaration





in the STD.STANDARD package: subtype natural is integer range 0 to integer'high; subtype positive is integer range 1 to integer'high;

```
in the IEEE.STD_LOGIC_1164 package:
subtype std_logic is resolved std_uLogic;
subtype X01 is resolved std_uLogic range 'X' to '1';
subtype X01Z is resolved std_uLogic range 'X' to 'Z';
subtype UX01 is resolved std_uLogic range 'U' to '1';
subtype UX01Z is resolved std_uLogic range 'U' to 'Z';
```

```
subtype byte is std_uLogic_vector(7 downto 0);
subtype word is std_uLogic_vector(15 downto 0);
subtype long_word is std_uLogic_vector(31 downto 0);
```

```
subtype BCD_digit is unsigned(3 downto 0);
subtype my_counter_type is unsigned(9 downto 0);
subtype sine_wave_type is signed(15 downto 0);
```

#### **Constant declaration**

# architecture a of e is begin end a;

**constant** bit\_nb: positive := 4;



```
constant min_value: positive := 1;
constant max value: positive := 2**bit nb - 1;
constant bit nb: positive := 4;
constant patt1: unsigned(bit nb-1 downto 0) := "0101";
constant patt2: unsigned(bit_nb-1 downto 0) := "1010";
constant address_nb: positive := 4;
constant data register address: natural:= 0;
constant control_register_address : natural:= 1;
constant interrupt register address: natural:= 2;
constant status register address: natural:= 3;
constant clock period: time := 5 ns;
constant access_time: time := 2 us;
constant duty_cycle: time := 33.3 ms;
constant reaction time: time := 4 sec;
constant teaching_period: time := 45 min;
```

### Signal declaration

# architecture a of e is begin end a;

```
signal s1, s2, s3: std_ulogic;
signal sig1: std_ulogic;
signal sig2: std_ulogic;
signal sig3: std_ulogic;
```

```
signal logic_out: std_uLogic;
signal open_drain_out: std_logic;
signal tri_state_out: std_logic;
```

```
signal counter: unsigned(nb_bits-1 downto 0);
signal double: unsigned(2*nb_bits-1 downto 0);
signal sine: signed(nb_bits-1 downto 0);
```

signal clock\_internal: std\_ulogic := '1';



## **Component declaration**



```
component test
generic (size: integer := 8);
port(
   A, B : in std_logic_vector(size-1 downto 0);
   R : out std_logic_vector(size-1 downto 0)
);
end component;
```

#### Variable declaration

```
p: process (s_list)
begin
end process p;
```

```
variable v1, v2, v3: std_ulogic;
variable var1: std_ulogic;
variable var2: std_ulogic;
variable var3: std_ulogic;
```

```
variable counter: unsigned(nb_bits-1 downto 0);
variable double: unsigned(2*nb_bits-1 downto 0);
variable sine: signed(nb_bits-1 downto 0);
```

## Type conversion *numeric\_std* ←→ std\_logic\_1164



# **Concurrent statements**

Signal assignment

Conditional assignment:
When statement
With statement

Process statement

#### **Structural**

Component declaration

Components connection/instantiation

#### **Component declaration**

```
entity test
generic (size: integer := 8);
port(
 A, B: in std_logic_vector(size-1 downto 0);
 R: out std_logic_vector(size-1 downto 0)
end component;
architecture a of test is
begin
R <= A and B; -- and on bit to bit of A, B to R
end a;
component test
generic (size: integer := 8);
port(
 A, B: in std_logic_vector(size-1 downto 0);
 R: out std_logic_vector(size-1 downto 0)
end component;
```

## Components connection/instantiation

```
entity try_component is
generic (size: integer := 8);
port(
    X, Y:    in std_logic_vector(size-1 downto 0);
    Result: out std_logic_vector(size-1 downto 0)
);
end entity;
```



```
architecture a of try_component is
 component test
  generic (size: integer := 8);
  port(
        A, B: in std_logic_vector(size-1 downto 0);
        R: out std_logic_vector(size-1 downto 0)
 end component;
signal topA, topB, topR : std_logic_vector(size-1 downto 0);
begin
U1: test generic map(size => size)
        port map( A => topA,
                   B \Rightarrow topB,
                   R => topR);
end a:
```

## Signal assignment

'-' **after** 23 ns:

#### architecture a of e is begin end a; y1 <= a;y2 <= a **and** b; y3 <= to\_integer(a); y1 <= a;y2 <= a **after** 2 ns; y3 <= inertial a after 1 ns; y4 <= transport a after 4 ns; y5 <= reject 1 ns inertial a after 5 ns; y <= a **and** b **after** 5 ns; $y \le '0'$ , '1' after 2 ns, '0' **after** 4 ns, 'X' after 10 ns, '1' after 15 ns,

#### When statement (conditional assignment)

# architecture a of e is begin end a;

```
y <= x0 when sel = '0' else
x1 when sel = '1' else
'0';
```

```
y <= x0 after 2 ns when sel = '0' else
x1 after 3 ns when sel = '1';
```

#### With statement (conditional assignment)

```
architecture a of e is begin end a;
```

#### **Process statement**

```
architecture a of e is begin end a;
```

```
mux: process(sel, x0, x1)
begin

if sel = '0' then

y <= x0;
elsif sel = '1' then

y <= x1;
else

y <= 'X';
end if;
end process mux;
```

```
count: process(reset, clock)
begin
    if reset = '1' then
        counter <= (others => '0');
    elsif rising_edge(clock) then
        counter <= counter + 1;
    end if;
end process count;</pre>
```

# Sequential statements in a process

Variable assignment :=

If statement

Case statement

Loop statement

## Variable assignment



Variables are available in a process only.

In a process, the variable assignment is evaluated and assigned immediately

The new value is available for immediate use in a next statement

#### if statement

```
if sel = '0' then
    y1 <= x0;
    y2 <= x1;
    y3 <= '0';
else
    y1 <= x1;
    y2 <= x0;
    y3 <= '1';
end if;</pre>
```

#### case statement

```
p: process (s_list)
begin
end process p;
```

```
case sel is
    when "00" => y <= x0;
    when "01" => y <= x1;
    when "10" => y <= x2;
    when "11" => y <= x3;
    when others => null;
end case;
```

```
case to_integer(sel) is
    when 0 => y <= x0 after 1 ns;
    when 1 => y <= x1 after 1 ns;
    when 2 => y <= x2 after 1 ns;
    when 3 => y <= x3 after 1 ns;
    when others => y <= 'X';
end case;</pre>
```

## **Loop statement**

```
p: process (s_list)
begin
end process p;
```

#### **Operators**

Logic operators
Arithmetic operators
Comparisons
Concatenation

## Logic operators (from ieee.STD\_LOGIC\_1164)

| operator | description   |
|----------|---------------|
| not      | inversion     |
| and      | logical AND   |
| or       | logical OR    |
| xor      | exclusive-OR  |
| nand     | NAND-function |
| nor      | NOR-function  |
| xnor     | exclusive-NOR |

## Logic operators (from ieee.numeric\_std)

| operator     |                                  | description         |
|--------------|----------------------------------|---------------------|
| not          |                                  | inversion           |
| and          |                                  | logical AND         |
| or           |                                  | logical OR          |
| xor          |                                  | exclusive-OR        |
| nand         |                                  | NAND-function       |
| nor          |                                  | NOR-function        |
| xn           | or                               | exclusive-NOR       |
|              | non compatible VHDL<br>1076-1987 |                     |
| SHIFT_LEFT   | sll                              | logical shift left  |
| SHIFT_RIGHT  | srl                              | logical shift right |
| ROTATE_LEFT  | rol                              | rotate left         |
| ROTATE_RIGHT | ror                              | rotate right        |

## **Logic operators**

count <= count **sll** 3;

## **Arithmetic operators**

| operator | description              |
|----------|--------------------------|
| +        | addition                 |
| -        | substraction             |
| *        | multiplication           |
| /        | division                 |
| **       | power                    |
| abs      | absolute value           |
| mod      | modulo                   |
| rem      | reminder of the division |
| sla      | arithmetic shift left    |
| sra      | arithmetic shift right   |

## **Arithmetic operators**

```
maxUnsigned <= 2**nBits - 1;
maxSigned <= 2**(nBits-1) - 1;
```

# Comparisons

| operator | description              |
|----------|--------------------------|
| =        | equal to                 |
| /=       | not equal to             |
| <        | smaller than             |
| >        | greater than             |
| <=       | smaller than or equal to |
| >=       | greater than or equal to |

## **Comparisons**

#### Concatenation

| operator | description   |
|----------|---------------|
| &        | concatenation |

```
address <= "1111" & "1100";
```

```
constant CLR: std logic vector(1 to 4) := "0000";
constant ADD: std_logic_vector(1 to 4) := "0001";
constant CMP: std_logic_vector(1 to 4) := "0010";
constant BRZ: std_logic_vector(1 to 4) := "0011";
constant R0 : std_logic_vector(1 to 2) := "00";
constant DC : std_logic_vector(1 to 2) := "--";
constant reg : std_logic := '0';
constant imm : std_logic := '1';
type ROMArrayType is array(0 to 255) of std_logic_vector(1 to 9);
constant ROMArray: ROMArrayType := (
     0 => (CLR \& DC \& R0 \& reg),
     1 \Rightarrow (ADD \&"01"\& R0 \& imm),
     2 \Rightarrow (CMP \&"11"\& R0 \& imm),
     3 => (BRZ \& "0001" \& '-'),
     4 to romArray'length-1 => (others => '0'));
```

#### **Attributes**

Type related attributes
Array related attributes

## Type related attributes

| ATTRIBUTE    | RESULT                              |
|--------------|-------------------------------------|
| T'base       | the base type of T                  |
| T'left       | the left bound of T                 |
| T'right      | the right bound of T                |
| T'high       | the upper bound of T                |
| T'low        | the lower bound of T                |
| T'pos(X)     | the position number of X in T       |
| T'val(N)     | the value of position number N in T |
| T'succ(X)    | the successor of X in T             |
| T'pred(X)    | the predecessor of X in T           |
| T'leftOf(X)  | the element left of X in T          |
| T'rightOf(X) | the element right of X in T         |

## Type related attributes

```
signal counterInt: unsigned;
signal count1: unsigned(counter'range);
signal count2: unsigned(counter'length-1 downto 0);
...
flip: process(count1)
begin
    for index in count1'low to count1'high loop
        count2(index) <= count1(count1'length-index);
    end loop;
end process flip;</pre>
```

# **Array related attributes**

| ATTRIBUTE       | RESULT                          |
|-----------------|---------------------------------|
| A'left          | the left bound of A             |
| A'right         | the right bound of A            |
| A'high          | the upper bound of A            |
| A'low           | the lower bound of A            |
| A'range         | the range of A                  |
| A'reverse_range | the range of A in reverse order |
| A'length        | the size of the range of A      |

## **Array related attributes**

```
type stateType is (reset, wait, go);
signal state: stateType;
...
evalNextState: process(reset, clock)
begin
    if reset = '1' then
        state <= stateType'left;
    elsif rising_edge(clock) then
    ...
    end if;
end process evalNextState;</pre>
```

# Simulation elements





# Wait statement Assert statement

#### Wait statement



```
test: process
begin

testMode <= '0';
dataByte <= "11001111";
startSend <= '1';
wait for 4*clockPeriod;
startSend <= '0';
wait for 8*clockPeriod;
testMode <= '1';
dataByte <= "11111100";
startSend <= '1';
wait for 4*clockPeriod;
startSend <= '0';
wait;
end process test;
```

```
test: process
begin

a <= '0';
b <= '0';
wait for simulStep;
error <= y xor '0';
a <= '1';
b <= '1';
wait for simulStep;
error <= y xor '1';
end process test;
```

```
test: process
begin

playVectors: for index in stimuli'range loop
dataByte <= stimuli(index);
wait for clockPeriod;
assert codedWord = expected(index);
wait for clockPeriod;
end loop playVectors;
wait;
end process test;
```

#### **Assert statement**

```
p: process (s_list)
begin
end process p;
```

assert output = '1';

assert output = '1'
report "output was '0'!"
severity error;

```
assert output = '1'
report "output was '0'!";
```

## Resume

| Resume 2                        |
|---------------------------------|
| Lexical elements <u>6</u>       |
| Declarations <u>8</u>           |
| Type and library/package 9      |
| Numbers <u>15</u>               |
| Entity mode <u>18</u>           |
| Entity port/generic <u>19</u>   |
| Component <u>17</u>             |
| Architecture <u>20</u>          |
| Concurrent statements 28        |
| Sequential statements <u>34</u> |
| Operators <u>39</u>             |
| Attributes <u>48</u>            |
| Simulation elements <u>53</u>   |
|                                 |

| Arithmetic operators <u>43</u> |
|--------------------------------|
| Array related attributes 51    |
| Assert statement <u>55</u>     |
| Case statement <u>37</u>       |
| Comparisons <u>45</u>          |
| Concatenation <u>47</u>        |
| Constant declaration 23        |
| If statement 36                |
| Logic operators <u>40</u>      |
| Loop statement <u>38</u>       |
| Process statement 33           |
| Reserved words 7               |
| Type declaration 21            |
| Type related attributes 49     |
| Signal assignment 30           |
| Signal declaration 24          |
| Subtype declaration 22         |
| Variable assignment 35         |
| Variable declaration 26        |
| Wait statement <u>54</u>       |
| When statement 31              |
| With statement 32              |

### ToDo

#### Some examples

- DFF
- Reset
- State machine
- Counter
- Generate
- Integer <->(un)signed <-> std\_logic\_vector