# **Instruction Set**

# 1. MRI Instruction

# Format of 12-bit MRI Instruction:

| I (1-Bit)<br>(Direct or Indirect) | 3-Bit MRI Opcode | 8-Bit Address |
|-----------------------------------|------------------|---------------|
|-----------------------------------|------------------|---------------|

# **Instruction Table:**

| MRI Instruction | Opcode       |                |
|-----------------|--------------|----------------|
|                 | Direct (I=0) | Indirect (I=1) |
| LDA XX          | 0XX          | 8XX            |
| STA XX          | 1XX          | 9XX            |
| ADM XX          | 2XX          | AXX            |
| CALL XX         | 3XX          | BXX            |
| JMP XX          | 4XX          | CXX            |
| JC XX           | 5XX          | DXX            |
| JZ XX           | 6XX          | EXX            |

'XX' - 8-Bit Address

# 2. non-MRI Instruction

## Format of 12-bit non-MRI Instruction:

| I (1-Bit) (Register or I/O based) | 4-Bit Non-MRI Opcode | 4-Bit Data/Don't care |
|-----------------------------------|----------------------|-----------------------|
|-----------------------------------|----------------------|-----------------------|

## Instruction Table:

| Туре                      | Non-MRI Instruction | Opcode |
|---------------------------|---------------------|--------|
| Arithmetic and Logical    | ADD B               | 70_    |
|                           | SUB B               | 71_    |
|                           | CLA                 | 72_    |
|                           | СМА                 | 73_    |
| Register based            | MOV A,B             | 74_    |
| Data Transfer             | MOV B,A             | 75_    |
|                           | PUSH A              | 76_    |
| Stack related             | POP                 | 77_    |
|                           | RET                 | 78_    |
| * Immediate Data          | MVI A,data          | 79X    |
| Transfer                  | MVI F,data          | 7AX    |
|                           | LSC A,data          | 7BX    |
| Shift and Rotate          | RSC A,data          | 7CX    |
| related                   | RRX A,data          | 7DX    |
|                           | ASR A,data          | 7EX    |
| Halt                      | HLT                 | 7F_    |
|                           | IN S                | F0X    |
| ** I/O related<br>(I/O=1) | OUT S               | F1X    |
|                           | SKI S               | F2X    |
|                           | SKO S               | F3X    |

'X' - 4-Bit Data

<sup>&#</sup>x27;  $\_$  ' - can be any value from 0 to F

### **MICRO INSTRUCTIONS**

### For MRI Instructions

#### **LDA**

Instruction to load register A with the value at the given address(direct)

```
instruction format ( 0XX )
Direct
           :
T0: PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                 // MAR <- MDR(7-0), IR <- MDR(8-11)
T3: Idle
T4: Idle
T5: A(L), RAM(E), Reset
                                 // A <- M[MAR]
           instruction format (8XX)
Indirect:
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
                                 // MAR <- MDR(7-0), IR <- MDR(11-8)
T2: MDR(E), IR(L), MAR(L,E)
T3: MDR(L), RAM(E)
                                 // MDR <- M[MAR]
T4: MAR(L,E), MDR(E)
                                 // MAR <- MDR(7-0)
T5: A(L), RAM(E), Reset
                                 // A <- M[MAR]
```

#### **STA**

Instruction to store the value from register A to the given memory location.

```
Direct : instruction_format ( 1XX )

T0 : PC(E) , MAR(E,L)

T1 : PC(I) , RAM(E) , MDR(L)

T2: MDR(E) ,IR(L) , MAR(L,E)  // MAR <- MDR(7-0), IR <- MDR(8-11)</pre>
```

```
T3: Idle
T4: Idle
T5: RAM(L), A(E), Reset // M[MAR] <- A
Indirect:
          instruction format (9XX)
T0: PC(E), MAR(E,L)
T1 : PC(I) , RAM(E) , MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: MDR(L), RAM(E)
                                // MDR <- M[MAR]
                                // MAR <- MDR(7-0)
T4: MAR(L,E), MDR(E)
T5: RAM(L), A(E), Reset
                                // M[MAR] <- A
ADM
Instruction to add AC to memory operand.
Direct
       :
                instruction format (2XX)
T0: PC(E), MAR(E,L)
T1 : PC(I) , RAM(E) , MDR(L)
T2: MDR(E), IR(L), MAR(L)
                           // MAR <- MDR(7-0), IR <- MDR(8-11)
T3: Idle
T4: Idle
T5: MDR(L), RAM(E)
                                // MDR <- M[MAR]
T6: A(E,L), MDR(E), ALU(000), Reset // A <- A + MDR
Indirect:
          instruction_format ( AXX )
T0: PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E) // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: MDR(L), RAM(E)
                                // MDR <- M[MAR]
T4: MAR(L,E),MDR(E)
                                     // MAR <- MDR(7-0)
T5: MDR(L), RAM(E)
                                     // MDR <- M[MAR]
```

T6: A(E,L), MDR(E), ALU(000), Reset // A <- A + MDR

### **CALL**

The CALL microoperation stores the return address in the stack and loads the PC with the given address.

```
Direct
                instruction_format ( 3XX )
T0: PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E) // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: Idle
T4: Idle
T5: SP(D)
T6: SP(E), MAR(E,L)
                                 // MAR <- SP
T7: RAM(L), PC(E)
                                 // M[MAR] <- PC
                                // PC <- MDR(7-0)
T8: PC(L), MDR(E), Reset
           instruction format (BXX)
Indirect:
T0: PC(E), MAR(E,L)
T1 : PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: MDR(L), RAM(E)
                                 // MDR <- M[MAR]
T4: Idle
T5: SP(D)
T6: SP(E), MAR(E,L)
                                 // MAR <- SP
                                // M[MAR] <- PC
T7: RAM(L), PC(E)
                                 // PC <- MDR(7-0)
T8: PC(L), MDR(E)
```

#### **JMP**

The program sequence is transferred to the memory location specified by the particular level given in the operand.

```
Direct : instruction_format ( 4XX )
```

**T0**: PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

```
// IR <- MDR(8-11)
T2: MDR(E), IR(L), MAR(L,E)
T3: Idle
T4: Idle
T5: PC(L), MDR(E), Reset
                                       // PC <- MDR(7-0)
Indirect:
           instruction format (CXX)
T0: PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                 // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: MDR(L), RAM(E)
                                  // MDR <- M[MAR]
T4: Idle
T5: PC(L), MDR(E), Reset
                                 // PC <- MDR(7-0)
JC
The program sequence is transferred to a particular level or a 12-bit
address if C=1 (or carry is 1)
Direct
                 instruction format (5XX)
         :
T0: PC(E), MAR(E,L)
T1 : PC(I) , RAM(E) , MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                 // IR <- MDR(8-11)
T3: Idle
T4: Idle
T5: PC(L), MDR(E), Reset
                                 // if C=1, PC <- MDR(7-0)
                                   else Reset
Indirect:
           instruction format (DXX)
T0: PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                 // MAR <- MDR(7-0), IR <-MDR(11-8)
T3: MDR(L), RAM(E)
                                  // MDR <- M[MAR]
T4: Idle
T5: PC(L), MDR(E), Reset
                                 // if C=1, PC <- MDR(7-0)
                                   else Reset
```

#### JZ

The program sequence is transferred to a particular level or a 12-bit address if Z=1 (or zero flag is 1)

```
instruction_format ( 6XX )
Direct
         :
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L)
                                  // IR <- MDR(8-11)
T3: Idle
T4: Idle
T5: PC(L), MDR(E), Reset
                                  // if Z=1, PC <- MDR(7-0)
                                    else Reset
           instruction_format ( EXX )
Indirect:
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L), MAR(L,E)
                                  // MAR <- MDR(7-0), IR <- MDR(11-8)
T3: MDR(L), RAM(E)
                                  // MDR <- M[MAR]
T4: Idle
T5: PC(L), MDR(E), Reset
                                  // if Z=1, PC <- MDR(7-0)
                                    else Reset
```

## For non-MRI Instructions

ADD B : instruction format (70\_)

Instruction to add values present in RAM/Registers.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR <- MDR(4-7)

T3: Idle T4: Idle

T5: A(E,L), B(E), ALU(000), Reset

SUB B: instruction format (71)

Instruction to subtract values present in RAM/Registers.

T0: PC(E), MAR(E,L)

 $\mathsf{T1}:\mathsf{PC}(\mathsf{I})$  ,  $\mathsf{RAM}(\mathsf{E})$  ,  $\mathsf{MDR}(\mathsf{L})$ 

T2: MDR(E), IR(L) //  $IR \leftarrow MDR(4-7)$ 

T3: Idle T4: Idle

T5: A(E,L), B(E), ALU(001), Reset

CLA : instruction\_format (72\_)

This instruction specifies to clear the accumulator.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) //  $IR \leftarrow MDR(4-7)$ 

T3: Idle T4: Idle

T5: A(E,L), ALU(002), Reset

CMA : instruction\_format (73\_)

This instruction specifies to complement the value present in the accumulator.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR <- MDR(4-7)

T3: Idle T4: Idle

T5: A(E,L), ALU(003), Reset

MOV A,B : instruction\_format (74\_)

This instruction specifies to move the data present in register B to register A.

T0: PC(E), MAR(E,L)

 $\mathsf{T1}:\mathsf{PC}(\mathsf{I})$  ,  $\mathsf{RAM}(\mathsf{E})$  ,  $\mathsf{MDR}(\mathsf{L})$ 

T2: MDR(E), IR(L) //  $IR \leftarrow MDR(4-7)$ 

T3: Idle T4: Idle

T5: B(E), A(L), Reset // A <- B

MOV B,A : instruction\_format (75\_)

This instruction specifies to move the data present in register A to register B.

 ${\bf T0}: {\sf PC}({\sf E})$ ,  ${\sf MAR}({\sf E}, {\sf L})$ 

T1 : PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR <- MDR(4-7)

T3: Idle T4: Idle T5: B(L), A(E), Reset // B <- A

PUSH : instruction\_format ( 76\_ )

This instruction is used to push the data from A to the address pointed by SP in RAM.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: SP(D)

T6: SP(E), MAR(E,L) // MAR <- SP T7: RAM(L), A(E), Reset // M[MAR] <- A

POP: instruction format (77)

This instruction is used to pop the data from the address pointed by SP in RAM.

T0: PC(E), MAR(E,L)

T1 : PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: SP(E), MAR(E,L) // MAR <- SP

T6: RAM(E), A(L) //  $A \leftarrow M[MAR]$ 

T7: SP(I), Reset

RET : instruction\_format (78\_)

Retrieves PC from the address pointed by SP in RAM.

 ${\bf T0}: {\sf PC}({\sf E})$ ,  ${\sf MAR}({\sf E}, {\sf L})$ 

T1 : PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: SP(E), MAR(E,L) // MAR <- SP

T6: RAM(E), PC(L) //  $PC \leftarrow M[MAR]$ 

T7: SP(I), Reset

MVI A, data: instruction\_format (79X)

This instruction specifies to move the data immediately in A.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: MDR(E), A(L), Reset // A <- MDR(0-3)

MVIF, data: instruction\_format (7AX)

This instruction specifies to move the data immediately in F.

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: MDR(E), F(L), Reset //  $F \leftarrow MDR(0-3)$ 

LSC A , data : instruction\_format ( 7BX )

T0 : PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: MDR(E), BS(L) // BS <- MDR(0-3)

T6: A(E,L), BS(E), Reset

RSC A, data: instruction\_format (7CX)

**T0**: PC(E), MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle

T4: Idle

T5: MDR(E), BS(L) //  $BS \leftarrow MDR(0-3)$ 

T6: A(E,L), BS(E), Reset

### RRX A, data: instruction format (7DX)

Input carry, A and tmp value which has one time to rotate to the barrel shifter and note the answer in the accumulator

T0 : PC(E) , MAR(E,L)

T1: PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle

T4: Idle

T5: MDR(E), BS(L) //  $BS \leftarrow MDR(0-3)$ 

T6: A(E,L), BS(E), Reset

### ASR A, data : instruction\_format (7EX)

T0 : PC(E), MAR(E,L)

T1 : PC(I), RAM(E), MDR(L)

T2: MDR(E), IR(L) // IR < -MDR(4-7)

T3: Idle T4: Idle

T5: MDR(E), BS(L) // BS <- MDR(0-3)

T6: A(E,L), BS(E), Reset

```
instruction_format ( 7F_ )
HLT :
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L)
                                 // IR <-MDR(4-7)
T3: Idle
T4: Idle
T5: disable SG , Reset
                                 // SG - sequence generator
           instruction format (F0X)
INS:
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L)
                                 // IR <-MDR(4-7)
T3: Idle
T4: Idle
T5: MDR(E), IS(L)
                                 // IS <- MDR(0-3)
                                 // A <- IN, FGI <- 0,
T6: A(L), IN(E), FGI(0), Reset
                                 (IN Port selected by IS)
OUT S :
              instruction format (F1X)
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L)
                                 // IR <-MDR(4-7)
T3: Idle
T4: Idle
T5: MDR(E), OS(L)
                                 // OS <- MDR(0-3)
                                 // OUT <- A, FGO <- 0,
T6: A(E), OUT(L), FGO(0), Reset
                                 (OUT Port selected by OS)
```

```
instruction format (F2X)
SKIS:
T0 : PC(E), MAR(E,L)
T1: PC(I), RAM(E), MDR(L)
T2: MDR(E), IR(L)
                                 // IR < -MDR(4-7)
T3: Idle
T4: Idle
T5: MDR(E), IS(L)
                                 // IS <- MDR(0-3)
T6: PC(I), Reset
                            // if FGI=1,PC<-PC+1, (FGI is selected by IS)
                              else Reset
SKO S
              instruction format (F3X)
T0 : PC(E), MAR(E,L)
T1 : PC(I) , RAM(E) , MDR(L)
T2: MDR(E), IR(L)
                                 // IR <-MDR(4-7)
T3: Idle
T4: Idle
T5: MDR(E), OS(L)
                                 // OS <- MDR(0-3)
T6: PC(I), Reset
                          // if FGO=1,PC<-PC+1,( FGO is selected by OS)
                            else Reset
```