#### Unit-2

#### **Gate Level Modeling**

#### Introduction

Digital designers are normally familiar with all the common logic gates, their symbols, and their working. Flip-flops are built from the logic gates. All other functionally complex and more involved circuits can also be built using the basic gates. All the basic gates are available as "Primitives" in Verilog. Primitives are generalized modules that already exist in Verilog [IEEE]. They can be instantiated directly in other modules.

#### **And Gate Primitive**

The AND gate primitive in Verilog is instantiated with the following statement:

Here 'and' is the keyword signifying an AND gate. g1 is the name assigned to the specific instantiation. O is the gate output; I1, I2, etc., are the gate inputs. The following are noteworthy:

- The AND module has only one output. The first port in the argument list is the output port.
- An AND gate instantiation can take any number of inputs the upper limit is compilerspecific.
- A name need not be necessarily assigned to the AND gate instantiation; this is true of all the gate primitives available in Verilog.

#### **Truth Table of AND Gate Primitive**

The truth table for a two-input AND gate is shown in Table below It can be directly extended to AND gate instantiations with multiple inputs. The following observations are in order here:

Truth table of AND gate primitive

|         |   | Input 1 |   |   |   |
|---------|---|---------|---|---|---|
|         |   | 0       | 1 | Χ | Z |
|         | 0 | 0       | 0 | 0 | 0 |
| Input 2 | 1 | 0       | 1 | Χ | Х |
|         | Х | 0       | Х | Χ | Х |
|         | Z | 0       | Х | Χ | Х |

- If any one of the inputs to the AND gate instantiation is in the 0 state, its output is also in the 0 state. It is irrespective of whether the other inputs are at the 0, 1, x or z state.
- The output is at 1 state if and only if every one of the inputs is at 1 state.
- For all other cases the output is at the x state.
- Note that the output is never at the z state the high impedance state. This is true of all other gate primitives as well.

#### **Module Structure**

In a general case a module can be more elaborate. A lot of flexibility is available in the definition of the body of the module. However, a few rules need to be followed:

- The first statement of a module starts with the keyword module; it may be followed by the name of the module and the port list if any.
- All the variables in the ports-list are to be identified as inputs, outputs, or inouts. The corresponding declarations have the form shown below:

```
Input a1, a2;
```

Output b1, b2;

Inout c1, c2;

The port-type declarations here follow the module declaration mentioned above.

• The ports and the other variables used within the body of the module are to be identified as nets or registers with specific types in each case. The respective declaration statements follow the port-type declaration statements.

#### Examples:

```
wire a1, a2, c;
reg b1, b2;
```

The type declaration must necessarily precede the first use of any variable or signal in the module.

- The executable body of the module follows the declaration indicated above.
- The last statement in any module definition is the keyword "endmodule".
- Comments can appear anywhere in the module definition.

#### Other Gate Primitives

All other basic gates are also available as primitives in Verilog. Details of the facilities and instantiations in each case are given in Table below. The following points are noteworthy here:

- In all cases of instantiations, one need not necessarily assign a name to the instantiation. It need be done only when felt necessary say for clarity of circuit description.
- In all the cases the output port(s) is (are) declared first and the input port(s) is (are) declared subsequently.
- The buffer and the inverter have only one input each. They can have any number of outputs; the upper limit is compiler-specific. All other gates have one output each but can have any number of inputs; the upper limit is again compiler-specific.

Table for Basic gate primitives in Verilog with details

| Gate | Mode of instantiation             | Output port(s) | Input port(s) |
|------|-----------------------------------|----------------|---------------|
| AND  | <b>and</b> ga ( o, i1, i2, i8);   | 0              | i1, i2,       |
| OR   | <b>or</b> gr ( o, i1, i2, i8);    | 0              | i1, i2,       |
| NAND | <b>nand</b> gna ( o, i1, i2, i8); | 0              | i1, i2,       |
| NOR  | <b>no</b> r gnr ( o, i1, i2, i8); | 0              | i1, i2,       |
| XOR  | <b>xor</b> gxr ( o, i1, i2, i8);  | 0              | i1, i2,       |
| XNOR | <b>xnor</b> gxn ( o, i1, i2, i8); | 0              | i1, i2,       |
| BUF  | <b>buf</b> gb ( o1, o2, i);       | 01, 02, 03,    | i             |
| NOT  | <b>not</b> gn (o1, o2, o3, i);    | 01, 02, 03,    | i             |

#### Example for a typical A-O-I gate circuit

The commonly used A-O-I gate is shown in Figure 1 for a simple case. The module and the test bench for the same are given in Figure 2. The circuit has been realized here by instantiating the AND and NOR gate primitives. The names of signals and gates used in the instantiations in the module of Figure 2 remain the same as those in the circuit of Figure 1. The module aoi\_gate in the figure has input and output ports since it describes a circuit with signal inputs and an output. The module aoi\_st is a stimulus module. It generates inputs to the aoi\_gate module and gets its output. It has no input or output ports.



Figure for a typical A-O-I gate circuit.

```
/*module for the aoi-gate of figure 1 instantiating the gate primitives – fig 2*/
module aoi gate(o,a1,a2,b1,b2);
input a1,a2,b1,b2; // a1,a2,b1,b2 form the input //ports of the module
                   //o is the single output port of the module
output o;
wire o1,o2;
                   //o1 and o2 are intermediate signals //within the module
and g1(o1,a1,a2); //The AND gate primitive has two and g2(o2,b1,b2);
                  // instantiations with assigned //names g1 & g2.
nor g3(o,o1,o2); //The nor gate has one instantiation with assigned name g3.
endmodule
//Test-bench for the aoi gate above
module aoi st;
reg a1,a2,b1,b2;
//specific values will be assigned to a1,a2,b1, // and b2 and these connected
//to input ports of the gate insatntiations;
```

```
//hence these variables are declared as reg
wire o;
initial
begin
a1 = 0;
a2 = 0;
b1 = 0;
b2 = 0;
#3 a1 = 1;
#3 a2 = 1;
#3 b1 = 1;
#3 b2 = 0;
#3 a1 = 1;
#3 a2 = 0;
#3 b1 = 0;
end
initial #100 $stop;//the simulation ends after //running for 100 tu's.
initial \mbox{$monitor($time , " o = \%b , a1 = \%b , a2 = \%b , b1 = \%b ,b2 = \%b ",o,a1,a2,b1,b2);}
aoi_gate gg(o,a1,a2,b1,b2);
endmodule
```

#### **Tri-State Gates**

Four types of tri-state buffers are available in Verilog as primitives. Their outputs can be turned ON or OFF by a control signal. The direct buffer is instantiated as Bufif1 nn (out, in, control);

The symbol of the buffer is shown in Figure

#### 1. We have

- out as the single output variable
- in as the single input variable and
- control as the single control signal variable.

When control = 1, out = in.

When control = 0, out=tri-stated



Figure 1 A tri-state buffer.

out is cut off from the input and tri-stated. The output, input and control signals should appear in the instantiation in the same order as above. Details of bufif1 as well as the other tri-state type primitives are shown in Table 1.

In all the cases shown in Table 1, out is the output; in is the input, and control, the control variable.

Typical instantiation Functional representation Functional description out bufif1 (out, in, Out = in if control = 1; else control); out = zcontrol in out bufif0 (out, in, Out = in if control = 0; else control); out = zcontrol in out notif1 (out, in, Out = complement of in control); if control = 1; else out = z control out in notifO (out, in, Out = complement of in if control = 0; else out = zcontrol); control

Table 1 Instantiation and functional details of tri-state buffer primitives

#### **Array of Instances of Primitives**

The primitives available in Verilog can also be instantiated as arrays. A judicious use of such array instantiations often leads to compact design descriptions. A typical array instantiation has the form

and gate [7:4] (a, b, c);

where a, b, and c are to be 4 bit vectors. The above instantiation is equivalent to combining the following 4 instantiations:

and gate [7] (a[3], b[3], c[3]), gate [6] (a[2], b[2], c[2]), gate [5] (a[1], b[1], c[1]), gate [4] (a[0], b[0], c[0]);

The assignment of different bits of input vectors to respective gates is implicit in the basic declaration itself. A more general instantiation of array type has the form

and gate[mm:nn](a, b, c);

where mm and nn can be expressions involving previously defined parameters, integers and algebra with them. The range for the gate is 1+ (mm-nn); mm and nn do not have restrictions of sign; either can be larger than the other.

#### **Gate Delays**

Until now, we described circuits without any delays (i.e., zero delay). In real circuits, logic gates have delays associated with them. Gate delays allow the Verilog user to specify delays through the logic circuits. Pin-to-pin delays can also be specified in Verilog.

Rise, Fall, and Turn-off Delays

There are three types of delays from the inputs to the output of a primitive gate.

#### Rise delay

The rise delay is associated with a gate output transition to a 1 from another value.



#### Fall delay

The fall delay is associated with a gate output transition to a 0 from another value.



#### Turn-off delay

The turn-off delay is associated with a gate output transition to the high impedance value (z) from another value.

If the value changes to x, the minimum of the three delays is considered.

Three types of delay specifications are allowed. If only one delay is specified, this value is used for all transitions. If two delays are specified, they refer to the rise and fall delay values. The turn-off delay is the minimum of the two delays. If all three delays are specified, they refer to rise, fall, and turn-off delay values. If no delays are specified, the default value is zero.

#### **Example--Types of Delay Specification**

```
//Delay of delay_time for all transitions
and #(delay_time) a1(out, i1, i2);

// Rise and Fall Delay Specification.

and #(rise_val, fall_val) a2(out, i1, i2);

// Rise, Fall, and Turn-off Delay Specification

bufif0 #(rise_val, fall_val, turnoff_val) b1 (out, in, control);

Examples of delay specification are shown below.

and #(5) a1(out, i1, i2); //Delay of 5 for all transitions and #(4,6) a2(out, i1, i2); // Rise = 4, Fall = 6

bufif0 #(3,4,5) b1 (out, in, control); // Rise = 3, Fall = 4, Turn-off = 5
```

### 2 to 4 Decoder



### **EXAMPLE**: 2 to 4 Decoder

```
module 2 to 4 dec (Z,A,B,Enable);
input A,B,Enable;
output [3:0] Z;
wire Abar, Bbar;
not V0(Abar,A);
not V1(Bbar,B);
nand N0 (Z[0],Enable,Abar,Bbar);
nand N1 (Z[1],Enable,Abar,B);
nand N2(Z[2],Enable,A,Bbar);
nand N3 (Z[3],Enable,A,B);
end module
```



## D Flip flop

```
module dff_from_nand(Q,Q_BAR,D,CLK);
input D,CLK;
output Q,Q BAR;
wire X,Y;
nand U1 (X,D,CLK);
nand U2 (Y,X,CLK);
nand U3 (Q,Q_BAR,X);
nand U4 (Q BAR,Q,Y);
end module
```



### MASTER SLAVE FLIP FLOP









```
module MSFF (Q,Qbor, D, clock);
output a, abon:
 input D, clock;
Wiste Dbour, chour, y boor, A,B, C, E,F,Y;
not NI (Dbox, D);
not N2 (Ybon, Y):
not N3 (cbon, clock):
nand N4(A, D, clock);
nand N5 (B, clock, Dbor);
nand N6 ( Y, A, C);
nand N7 (c, B, Y);
nand N8(F, Y, Chaon), N9(E, Chan, Yban);
nard NID( a, F, abon),
     N11 ( Qbor, E, Q);
end module
```



### PRIORITY ENCODER



| Inputs |            |                   | Outputs                       |                                               |                                               |
|--------|------------|-------------------|-------------------------------|-----------------------------------------------|-----------------------------------------------|
| D1     | D2         | D3                | Yı                            | Y0                                            | V                                             |
| 0      | 0          | 0                 | ×                             | ×                                             | 0                                             |
| 0      | 0          | 0                 | 0                             | 0                                             | 1                                             |
| 1      | 0          | 0                 | 0                             | 1                                             | 1                                             |
| ×      | 1          | 0                 | 1                             | 0                                             | 1                                             |
| ×      | ×          | 1                 | 1                             | 1                                             | 1                                             |
|        | D1 0 0 1 × | D1 D2 0 0 1 0 × 1 | D1 D2 D3  0 0 0  1 0 0  × 1 0 | D1 D2 D3 Y1 0 0 0 × 0 0 0 0 1 0 0 0 × 1 0 0 1 | D1 D2 D3 Y1 Y0  0 0 0 × ×  0 0 0 0 0  1 0 0 1 |

### **PARITY GENERATOR**



## Implicit Nets

- If a net is not declared in a verilog model, by default it is implicitly declared as 1 bit wire.
- For this purpose we use compiler directive i.e default nettype
- Syntax

```
default nettype net type;
```

Example

```
default_nettype wand;
```

With the above declaration all uncleared nets are type wand.





```
module Prizenc (Y, valid, D);
 output [1:0] y;
 output valid;
  input [3:0] D;
 not 91 ( Dzban, 02);
 and 92 (x, D2box, D[]);
 On 93 (W, D[0], D[1]);
 091 94 (YEO], D[3], x);
 091 95 (YU], D[3], D[2]);
 091 96 (Valid, D[3], D[2], W);
end module
```



II. Paisity encoder



Figure 5-11 Logic for A not equals B.

Verilog code gate level

```
Module example (Q,A);
output Q;
input [3:0]A,B;
xor g1(w,A[0],B[0]);
xor g2(X,A[1],B[1]);
xor g3(Y,A[2],B[2]);
xor g4(Z,A[3],B[3]);
or g5(Q,W,X,Y,Z);
end module
```



## Full adder



# Verilog program

```
module full-adder (S, C, A, B, C);
input A, B, C;
 output s, c;
 wire w1, w2, w3, w4;
 xor 9, (w1, A,B);
 and 92 (wu, A, B);
  x08 93 (5, w1, w2);
  and 94 (w3, w2, w1);
   on (c, w3, wy);
   end module;
```



```
module Example 2 (out, îno, în1, în2, în3, so, si);
   input ino, in1, in2, in3, so, s1;
   outpot out
  Wiste invo, invi, ao, a1, a2, a3;
  not si (so, invo);
   not gi(invo, so);
   not 92 (invi, 51);
  and 93 (ao, ino, invo, invi);
  and gu(a1, in1, invo, s1);
 and 95 (a2, in2, so, invi);
       96 (a3, in3, so, si);
 and
 091 97 (out, ao, a1, a2, a3);
end module
```



OR -AND - Invent



OR-AND-Invent



module ourgate (4, a, b, c, d) output y; input a, b, c, d; Wine WI, w2) 091 91 (4,0,6); 091 92 (W2, C,d); nand 93 (4, W1, W2). end module;



## Example aoi gate





### Verilog code

```
1/ Verilog code for A-O-I logic Cincuit
   module aoigate (y,a,b,c,d);
    input a,b,c,d;
     output y;
     Wire WI, WZ;
     and g1(W1, a, b);
     and 92(W2, C,d);
     non 93(4, WI, W2);
   end module;
```



### Test bench for aoi gate

```
11 Test bench code for ani gate
   module testbench
        neg a,b,c,d;
        Wine 9;
    initial
          begin
           a=0; 6=0, c=0; d=0;
          #3 0=1
          #3 b=1
          #3 C=1
          #3 d=0
          #3 0=1
          #3 6=0
          #3 0=0
             end
      initial #100 $monitor ($time, "y=1/6, 0=1/6, b=1/6
                                 C=1.b, d=1.b" 4, a, b, c, d).
        aoigate 99(y,a,b,c,d),
     and module.
```

