# Project Report: Design and Implementation of Digital Circuits on FPGA using Verilog HDL

Submitted by VADNAM SWAYAM PRAKASH (ECE/64/13)

**AKASH GUPTA (ECE/69/13)** 

**SUJEET KUMAR (ECE/61/13)** 

(DEPARTMENT OF E&C ENGINEERING, NIT SRINAGAR - J&K)

UNDER GUIDANCE OF

Dr. MANISHA PATTANAIK

(ASSOCIATE PROFESSOR)



ABV-Indian Institute of Information Technology & Management Gwalior-474015 (MADHYA PRADESH) January-February 2016



## ABV- INDIAN INSTITUTE OF INFORMATION TECHNOLOGY & MANAGEMENT, GWALIOR MADHYA PRADESH, INDIA- 474015

## **CERTIFICATE**

This is to certify that the report entitled "Design and Implementation of Digital Circuitry on FPGA using Verilog HDL", submitted by Vadnam Swayam Prakash (Enroll. No. ECE/64/13), Akash Gupta (Enroll. No. ECE/69/13) and Sujeet Kumar (Enroll. No. ECE/61/13) as a part of B.Tech winter internship in partial fulfilment of the requirements for the award of the Bachelor of Technology in Electronics and Communication Engineering, National Institute of Technology, Srinagar is an authentic record of our own work carried out at ABV-Indian Institute of Information Technology and Management, Gwalior during a period from 1<sup>st</sup> January 2016 to 2<sup>nd</sup> February 2016.

The matter presented in this report has not been submitted by us for the award of any other degree elsewhere.

This is to certify that the above statement made by the candidates is correct to the best of my knowledge.

Date:

Dr. Manisha Pattanaik (Associate Professor) ABV-IIITM, Gwalior Madhya Pradesh

#### **ACKNOWLEDGEMENTS**

We would like to articulate our deep gratitude to **Dr. MANISHA PATTANAIK** (Associate Professor), ABV-IIITM, Gwalior for giving us this chance and providing us with constant support and invaluable guidance throughout the duration of the winter internship program. We would also like to convey our sincerest gratitude and indebtedness to **Mr. Singaluri Vijaysairam** and **Mr. Vikash Choudhary** as our mentors at ABV-IIITM, Gwalior who showed their great efforts and guidance at required times without which it would have been very difficult to carry out the project work. Moreover, an assemblage of this nature could never have been attempted with our reference to the works of others whose details are mentioned in the references section at the last. We acknowledge our indebtedness to all of them. Furthermore, we would like to take the name of our parents and God who directly or indirectly encouraged and motivated us during this dissertation.

#### **ABSTRACT**

XILINX Tools is a suite of software tools used for the design of digital circuits implemented using Xilinx Field Programmable Gate Array (FPGA) or Complex Programmable Logic Device (CPLD). The CAD tools enable to design combinational and sequential circuits starting with Verilog HDL design specifications. Verilog HDL is one of the two most common Hardware Description Languages (HDL) used by Integrated Circuit(IC) designers. HDLs allow the design to be simulated earlier in the design cycle in order to correct errors or experiment with different architectures. Designs described in HDL are technology-independent, easy to design and debug, and are usually more readable than schematics, particularly for large circuits.

This report involves basic knowledge of FPGA and XILINX ISE Design Suite Software. For Synthesis and Verification of circuits, the FPGA kit used is XILINX SPARTAN-6 XC6SLX45 with special features like...45nm Technology, 6 input Look-Up Tables, High-speed GTP serial transceivers in the LXT FPGAs, Data rates up to 800 Mb/s (12.8 Gb/s peak bandwidth).

Basic Digital Logic Circuits like AND, OR, NOT, NAND, XOR etc. and Application-Based circuits like Traffic Light Controller, Magnitude Comparator, ALU are also designed and analysed in XILINX ISE Design Suite Software.

Various important parameters like Individual Gate Time Delay, Power Consumed, Critical Delay, Area covered which decides the performance of the digital circuits are also discussed and explained in this report.

Analysis of these above mentioned circuits is made by referring to the RTL Schematic, Technology Schematic and Timing Diagrams generated by XILINX ISE tool. This tool provides the utility for High Level Synthesis for Front End Design.

### **CONTENTS**

| 1. | Introduction to FPGA1                                                                                                                                                                                  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | 1.1 Features of FPGA11.2 Advantages.3                                                                                                                                                                  |
| 2. | Basic Xilinx ISE Design Suite Software4                                                                                                                                                                |
|    | 2.1 Features of XILINX SPARTAN-6 XC6SLX458                                                                                                                                                             |
| 3. | Steps to write a Verilog module in Xilinx9                                                                                                                                                             |
|    | 3.1 Check syntax 3.2 RTL design 3.3 Synthesis 3.4 Test bench 3.5 Simulation 3.6 Timing diagram 3.7 UCF through Plan Ahead 3.8 Implementation 3.9 Generating bit file 3.10 Program burnt on Spartan kit |
| 4. | Some Functions Implementation Using Verilog20                                                                                                                                                          |
| 5. | Designs and Analysis of Circuits30                                                                                                                                                                     |
|    | 5.1 Ripple Carry Adder305.2 Ripple Carry Counter325.3 Asynchronous D Flip-Flop345.4 Synchronous D Flip-Flop365.5 Magnitude Comparator385.6 Arithmetic Logic Unit435.7 Traffic Light Controller45       |
| 6. | Conclusion53                                                                                                                                                                                           |
|    | References                                                                                                                                                                                             |

#### 1. INTRODUCTION TO FPGA

FPGAs are programmable semiconductor devices that are based around a matrix of Configurable Logic **Blocks** (CLBs) connected through programmable interconnects. As opposed to Application Specific Integrated Circuits (ASICs), where the device is custom built for the particular design, FPGAs can be programmed to the desired application or functionality requirements. Although One-Time Programmable (OTP) FPGAs are available, the dominant type are SRAM-based which can be reprogrammed as the design evolves. FPGAs allow designers to change their designs very late in the design cycle- even after the end product has been manufactured and deployed in the field. In addition, Xilinx FPGAs allow for field upgrades to be completed remotely, eliminating the costs associated with re-designing or manually updating electronic systems.

#### 1.1 FPGAs COMMON FEATURES



FPGAs have evolved far beyond the basic capabilities present in their predecessors, and incorporate hard (ASIC type) blocks of commonly used functionality such as RAM, clock management and DSP.

The following are the basic components in a FPGA:-

#### • CLB:

The Configurable Logic Block is the basic logic unit in a FPGA. Exact numbers and features vary from device to device, but every CLB consists of a configurable switch matrix with 4 or 6 inputs, some selection circuitry (MUX, etc), and flip-flops. The switch matrix is highly flexible and can be configured to handle combinatorial logic, shift registers or RAM. More architectural details can be found in the applicable device's data sheet.

#### INTERCONNECT:

While the CLB provides the logic capability, flexible interconnect routing routes the signals between CLBs and to and from I/Os. Routing comes in several flavors, from that designed to interconnect between CLBs to fast horizontal and vertical long lines spanning the device to global low-skew routing for Clocking and other global signals. The design software makes the inter-connect routing task hidden to the user unless specified otherwise, thus significantly reducing design complexity.

#### • SELECTIO (IOBs):

Today's FPGAs provide support for dozens of I/O standards thus providing the ideal interface bridge in your system. I/O in FPGAs is grouped in banks with each bank independently able to support different I/O standards. Today's leading FPGAs provide over a dozen I/O banks, thus allowing flexibility in I/O support.

#### MEMORY:

Embedded Block RAM memory is available in most FPGAs, which allows for onchip memory in your design. These allow for on-chip memory for your design. Xilinx FPGAs provide up to 10Mbits of on-chip memory in 36kbit blocks that can support true dual-port operation.

#### CLOCK MANAGEMENT:

Digital clock management is provided by most FPGAs in the industry (all Xilinx FPGAs have this feature). The most advanced FPGAs from Xilinx offer both digital clock management and phase-looped locking that provide precision clock synthesis combined with jitter reduction and filtering.

#### 1.2 ADVANTAGES OF FPGA

#### • PERFORMANCE:

Taking advantage of hardware parallelism, FPGAs exceed the computing power of digital signal processors (DSPs) by breaking the paradigm of sequential execution and accomplishing more per clock cycle. BDTI, a noted analyst and benchmarking firm, released benchmarks showing how FPGAs can deliver many times the processing power per dollar of a DSP solution in some applications. Controlling inputs and outputs (I/O) at the hardware level provides faster response times and specialized functionality to closely match application requirements.

#### TIME TO MARKET:

FPGA technology offers flexibility and rapid prototyping capabilities in the face of increased time-to-market concerns. You can test an idea or concept and verify it in hardware without going through the long fabrication process of custom ASIC design. You can then implement incremental changes and iterate on an FPGA design within hours instead of weeks. Commercial off-the-shelf (COTS) hardware is also available with different types of I/O already connected to a user-programmable FPGA chip. The growing availability of high-level software tools decreases the learning curve with layers of abstraction and often offers valuable IP cores (prebuilt functions) for advanced control and signal processing.

#### COST:

The non-recurring engineering (NRE) expense of custom ASIC design far exceeds that of FPGA-based hardware solutions. The large initial investment in ASICs is easy to justify for OEMs shipping thousands of chips per year, but many end users need custom hardware functionality for the tens to hundreds of systems in development. The very nature of programmable silicon means you have no fabrication costs or long lead times for assembly. Because system requirements often change over time, the cost of making incremental changes to FPGA designs is negligible when compared to the large expense of re-spinning an ASIC.

#### • RELIABILITY:

While software tools provide the programming environment, FPGA circuitry is truly a "hard" implementation of program execution. Processor-based systems often involve several layers of abstraction to help schedule tasks and share resources among multiple processes. The driver layer controls hardware resources and the OS manages memory and processor bandwidth. For any given processor core, only one instruction can execute at a time, and processor-based systems are continually at risk of time-critical tasks preempting one another. FPGAs, which do not use OSs, minimize reliability concerns with true parallel execution and deterministic hardware dedicated to every task.

#### LONG-TERM MAINTENANCE:

As mentioned earlier, FPGA chips are field-upgradable and do not require the time and expense involved with ASIC redesign. Digital communication protocols, for example, have specifications that can change over time, and ASIC-based interfaces may cause maintenance and forward-compatibility challenges. Being reconfigurable, FPGA chips can keep up with future modifications that might be necessary. As a product or system matures, you can make functional enhancements without spending time redesigning hardware or modifying the board layout.

#### 2. Basic XILINX ISE Design Suite

Xilinx ISE(Integrated Synthesis Environment) is a software tool produced by Xilinx for synthesis and analysis of HDL designs, enabling the developer to synthesize ("compile") their designs, perform timing analysis, examine RTL diagrams, simulate a design's reaction to different stimuli, and configure the target device with the programmer. Xilinx tools is a suite of software tools used for the design of digital circuits implemented using Xilinx field programmable gate array(FPGA) or complex programmable logic device (CPLD).

#### The design procedure consist of:-

- 1. Design entry
- 2. Synthesis and Implementation of the design
- 3. Functional Simulation
- 4. Testing and Verification

Digital designs can be entered in various ways using the above CAD tools: using a schematic entry tool, using a hardware description languages (HDL) - Verilog or VHDL or a combination of both. In this lab we will only use the design flow that involves the use of Verilog HDL. The CAD tools enable you to design combinational and sequential circuits starting with Verilog HDL design specifications.

#### The steps of this design procedure are listed below:-

- 1. Create verilog design input file(s) using template driven editor.
- 2. Compile and implement the verilog design file(s).
- 3. Create the test vectors and simulate the design (functional simulation) without using a PLD (FPGA or CPLD).
- 4. Assign input/output pins to implement the design on a target device.
- 5. Download bit stream to an FPGA or CPLD device.

## A Verilog input file in the Xilinx software environment consists of the following segments -

- Header module name, list of input and output ports.
- Declarations input and output ports, registers and wires.
- Logic descriptions equations, state machines and logic functions.
- End endmodule.

#### **EXAMPLE USING VERILOG -**

Realization of all logic gates—with RTL schematic and delay table



#### **RTL Schematic-**



#### Simulation of Behavioral Model -



#### **Data Sheet report:**

\* All values displayed in nanoseconds (ns)

| Source pad | Designation pad | Delay |
|------------|-----------------|-------|
| A          | p               | 4.068 |
| A          | q               | 4.072 |
| A          | S               | 3.912 |
| A          | X               | 3.910 |
| A          | y               | 4.048 |
| A          | Z               | 3.798 |
| В          | p               | 3.913 |
| b          | q               | 3.917 |
| b          | r               | 3.983 |
| В          | S               | 3.764 |
| В          | X               | 3.762 |
| В          | y               | 3.896 |
| В          | Z               | 3.654 |

<sup>\*</sup>Power leakage of above function is 0.042 watt.

#### 2.1. Features of XILINX SPARTAN-6 XC6SLX45

- 45nm Technology
- 6 input Look-Up Tables
- Designed for low cost
- Low static and dynamic power
- Multi-voltage, multi-standard Select IO interface banks
- High-speed GTP serial transceivers in the LXT FPGAs
- Integrated Endpoint block for PCI Express designs (LXT)
- Low-cost PCI® technology support compatible with the 33 MHz, 32- and 64-bit specification.
- Efficient DSP48A1 slices
- Integrated Memory Controller blocks
- Data rates up to 800 Mb/s (12.8 Gb/s peak bandwidth)
- Multi-port bus structure with independent FIFO to reduce design timing issues.
- Abundant logic resources with increased logic capacity
- Block RAM with a wide range of granularity
- Clock Management Tile (CMT) for enhanced performance
- Simplified configuration, supports low-cost standards
- Enhanced security for design protection

#### 3. STEPS TO WRITE A VERILOG MODULE IN XILINX

- 1. Open Xilinx ISE tool from desktop icon
- 2. Open New Project from File New Project and the project in the desired location.
- 3. Add source to create a Verilog Module.





Fig 1 : Adding Verilog Module Source

4. Give the module name, inputs and outputs and press next.



Fig2: Adding Inputs and Outputs to a Verilog Module

5. Write the Verilog code and Synthesize the code.





Fig3: Verilog code of half adder



Fig4: Verilog code and synthesis of full adder

#### 6. View the RTL schematic –



Fig5: RTL schematic of full adder

7. Add New Source for test bench for the full adder



Fig6: Adding Verilog Test Fixture Source

8. Write the test bench for the full adder

```
44
45
       initial begin
          // Initialize Inputs
46
          A = 0;
47
          B = 0;
48
          Cin = 0;
49
50
          // Wait 100 ns for global reset to finish
51
          #400:
52
         // Add stimulus here
53
          A = 0:
54
          B = 1;
55
          Cin = 0;
56
57
          #10
58
          A = 1;
59
          B = 0;
60
          Cin = 1;
61
62
63
          #10
          A = 1;
64
          B = 1;
65
          Cin = 1;
66
67
68
        initial begin
     $monitor("time=" ,$time ,, "A=%b B=%b Cin=%b : S=%b Cout=%b ", A,B,Cin,S,Cout);
69
70
     end
71 endmodule
```

Fig7: Test bench code for full adder

9. Go to Simulation - ISim Simulator - Behavioral Check Syntax



Fig8: Behavioral Syntax Check

10. Now Simulate Behavioural Model



Fig9: Waveforms Generated for full adder

11. Add New Source for Constraint File and give the pin specifications for various inputs and outputs for Spartan 6 FPGA kit.



Fig10(a): New source for UCF



Fig10(b): Giving pin specifications for various inputs & outputs using plan ahead

12. Implement the Design and Generate Bit File.



Fig11: Implementation Constraint File

13. Now Open ISE iMPACT tool from Tool - iMPACT



Fig12: Impact tool after generating bit file



14. Add the bit file from File – Open Project – full\_adder.bit



Fig13: Adding bit file to iMPACT Tool

15. Double click on boundary scan and execute.



Fig 14: Boundary Scan and execution

16. Connect the Spartan 6 FPGA kit and dump the code into it.



Fig 15: Program Successfully Dumped into FPGA Spartan 6 Kit

#### 17. Verify the results from the FPGA kit.



Fig 16. Output

#### **PARAMETERS**

#### AREA COVERED BY FULL ADDER IN FPGA CHIP:

Report: Area

Design: full\_adder

Version: H-2013.03-SP5-3

Date: Tue Jan 05 15:04:55 2016

Number of ports: 5 Number of nets: 8 Number of cells: 3 Number of combinational cells: 1 Number of sequential cells: 0 Number of macros/black boxes: 0 Number of buf/inv: 0 Number of references: 3

Combinational area: 49.766400
Buf/Inv area: 0.000000
Noncombinational area: 0.000000
Macro/Black Box area: 0.000000
Net Interconnect area: 1.070661

Total cell area: 49.766400

Total area: 50.837061

#### REPORT: POWER-ANALYSIS EFFORT LOW

Design: full\_adder

Version: H-2013.03-SP5-3

Date: Tue Jan 05 15:04:55 2016

Design Wire Load Model Library

full\_adder ForQA saed90nm\_typ\_ht half\_adder\_0 ForQA saed90nm\_typ\_ht half\_adder\_1 ForQA saed90nm\_typ\_ht

Global Operating Voltage = 1.2

#### **POWER-SPECIFIC UNIT INFORMATION:**

Voltage Units = 1V

Capacitance Units = 1.000000ff

Time Units = 1ns

Dynamic Power Units = 1uW (derived from V,C,T units)

Leakage Power Units = 1pW

Cell Internal Power = 13.4923 uW (91%) Net Switching Power = 1.3539 uW (9%) Total Dynamic Power = 14.8462 uW (100%)

Cell Leakage Power = 994.9086 nW

| Internal<br>Power Group | Switching<br>Power | Leakage<br>Power | Total<br>Power | Power(%) Attrs   |
|-------------------------|--------------------|------------------|----------------|------------------|
| combinational           | 13.4923            | 1.3539           | 9.9491e+05     | 15.8411(100.00%) |
| Total                   | 13.4923 uW         | 1.3539 uW        | 9.9491e+05 pV  | V 15.8411 uW     |

#### 4. SOME FUNCTIONS IMPLEMENTATION USING VERILOG

## 4.1. Verilog code to implement the function expressed in the following truth table-

| A | В | С | Y |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

```
↔□♂× ■
                                                  // Revision:
                                                  // Revision 0.01 - File Created
   View: 

Implementation 

Implementation
                                              17
                                                  // Additional Comments:
                                              18
   Hierarchy
a
                                              19
    assignmt_table xc6slx45t-3fgg484
                                                  20
21
                                                  module assignmt table (
...
                                                       input a,
                                              22
            ? prt_table - prt_table ()
                                              23
                                                       input b,
                                              24
                                                       input c,
                                        s
                                              25
26
output x
                                        %
V
                                                  prt_table(x,a,b,c);
                                        %
                                              28
                                                   endmodule
П
                                        *
                                                  primitive prt_table(x,a,b,c);
                                              29
                                              30
31
                                                   output x;
                                        3
                                                   input a,b,c;
    No Processes Running
                                                   table
                                        6
                                              33
                                                  0 0 0 : 1;
    Processes: assignmt_table
                                                  0 1 0 : 0;
   Design Summary,
Design Utilities
User Constraints
Synthesize - XST
View RTL Sch
                                              34
Z.
            Design Summary/Reports
                                                  0 1 1 : 0;
                                              35
                                                  1 0 0 : 0;
"
                                                   1 0 1 : 0;
                                              38
                                                  1 1 0 : 1;
               View RTL Schematic
                                                  1 1 1 : 1;
                                              39
              View Technology Schematic
                                              40
              Check Syntax
                                              41
                                                   endtable
              Generate Post-Synthesis Si...
                                              42
                                                   endprimitive
           Implement Design
                                              43
            Generate Programming File
```

#### **RTL Schematic-**



#### Waveforms Generated-



#### **Data Sheet report:**

\*All values displayed in nanoseconds (ns)

Delay: 5.385 ns (Levels of Logic = 3)

Source: a (PAD)
Destination: x (PAD)

Data Path: a to x

| Cell:in->out                                                            | fanout | Gate<br>Delay           | Net<br>Delay   | Logical Name (Net Name)                                |
|-------------------------------------------------------------------------|--------|-------------------------|----------------|--------------------------------------------------------|
| IBUF:I->O<br>LUT3:I0->O<br>OBUF:I->O                                    | 1<br>1 | 1.222<br>0.205<br>2.571 | 0.808<br>0.579 | a_IBUF (a_IBUF)<br>_ i000001/x1 (x_OBUF)<br>x_OBUF (x) |
| Total 5.385ns (3.998ns logic, 1.387ns route) (74.2% logic, 25.8% route) |        |                         |                |                                                        |

<sup>\*</sup>Power leakage of above question is 0.042 watt

## 4.2. Implementation of 4:1 MUX using a signal conditional assignment statements. The inputs to the MUX are data inputs and a bus sel. The single output is mx\_out.

```
4 // Company:
 5 // Engineer:
 6 //
 7 // Create Date:
                   12:27:07 01/12/2016
   // Design Name:
   // Module Name:
                   assignmt mux
   // Project Name:
10
11
12 module assignmt_mux(
13 output mx out,
14
      input A,B,C,D,
      input [1:0] S
15
16
       );
17
18 reg mx_out;
19 always @( A,B,C,D,S )
20 begin
21
      case(S)
     2'b00: mx out=A;
22
     2'b01: mx out=B;
23
     2'b10: mx out=C;
     2'b011: mx_out=D;
25
     default : mx_out=1'bx;
26
      endcase
27
   end
28
29
30 endmodule
```

#### RTL Schematic-



#### Waveforms Generated-



#### **Data Sheet report:**

\*All values displayed in nanoseconds (ns)

Delay: 5.519ns (Levels of Logic = 3)

Source: S<0> (PAD)
Destination: mx\_out (PAD)

Data Path: S<0> to mx\_out

| Cell:in->out                         | fanout | Gate<br>Delay           | Net<br>Delay   | Logical Name (Net Name)                                               |
|--------------------------------------|--------|-------------------------|----------------|-----------------------------------------------------------------------|
| IBUF:I->O<br>LUT6:I0->O<br>OBUF:I->O | 1<br>1 | 1.222<br>0.203<br>2.571 | 0.944<br>0.579 | S_0_IBUF (S_0_IBUF)  Mmux_mx_out11(mx_out_OBUF)  mx_out_OBUF (mx_out) |
| Total                                | 5.51   | 9ns                     | •              | (3.996ns logic, 1.523ns route)<br>(72.4% logic, 27.6% route)          |

#### 4.3. Realize the following function using Verilog?

Giving logic representation for the required function-



#### RTL Schematic-



#### • Y=(AB+A)(C+E)+D



#### RTL Schematic -



#### • Y=ABC+ABE+D+AC+AE



#### **RTL Schematic-**



#### **Data Sheet report:**

\* All values displayed in nanoseconds (ns)

| Source Pad | Destination Pad | Delay |
|------------|-----------------|-------|
| A          | Y               | 6.382 |
| В          | Y               | 6.381 |
| С          | Y               | 6.500 |
| D          | Y               | 6.709 |
| Е          | Y               | 6.952 |

<sup>\*</sup>Power leakage of above is 0.020 watt.

#### 4.4. Write the verilog code to realize –

Logic Description for the required functionality-

```
// Company:
// Engineer:
 4
5
   // Create Date:
                  14:41:36 01/11/2016
   // Design Name:
// Module Name:
// Project Name:
                    simplex
   // Target Devices:
10
   // Tool versions:
// Description:
12
13
14
   // Dependencies:
   //
// Revision:
15
16
17
   // Revision 0.01 - File Created
   // Additional Comments:
19
   20
21
     input a,
23
       input b,
24
       input c,
25
      input d,
26
27
      output Q,
       output W.
28
29
       output E,
30
       output R
31
       );
   assign Q= a&(c|e)&d;
assign W= ((a&b)&(c|e)) | d | (a&(c|e)); assign E= (((a&b)|a)&(c|e) )| d;
32
33
   assign R= (a&b&c) | (a&b&e) | d | (a&c)
35
36
   endmodule
37
```

#### **RTL Schematic-**



## 4.5. Write a verilog code to realize a 3 input Nand gate. The three input signal names are A, B, and C and output is F.

Logic Description for the module dlink-



#### **RTL Schematic-**



#### **Data Sheet report:**

\* All values displayed in nanoseconds (ns)

| Source Pad | Destination Pad | Delay |  |
|------------|-----------------|-------|--|
| A          | F               | 5.860 |  |
| В          | F               | 6.009 |  |
| C          | F               | 5.953 |  |

<sup>\*</sup>Power leakage of above function is 0.020 watt.

#### 5. DESIGNS & ANALYSIS OF CIRCUITS

#### 5.1. RIPPLE CARRY ADDER

```
3 // Company:
   // Engineer:
4
5
   // Create Date:
                   16:07:15 06/15/2015
6
   // Design Name:
7
   // Module Name:
                    Ripple
8
   // Project Name:
9
10
   // Target Devices:
  // Tool versions:
11
12 // Description:
13
   //
14 // Dependencies:
   //
// Revision:
15
16
   // Revision 0.01 - File Created
17
  // Additional Comments:
//
18
19
  20
21
   module ripple adder 4bit(
      output [3:0] sum,
22
23
       output Cout,
24
       input [3:0] A,
       input[3:0]B,
25
       input carry
26
27
       );
    wire c1,c2 ,c3;
28
    full FA1(A[0],B[0],carry, sum[0],c1);
29
30
31
    full FA2(A[1],B[1],c1,sum[1],c2);
    full FA3(A[2],B[2],c2,sum[2],c3);
32
    full FA4(A[3],B[3],c3,sum[3],Cout);
33
34
35
   endmodule
36
                              Ripple.v
```

#### **RTL Schematic-**



#### Test Bench of Ripple Carry Adder-

```
2 module ripple_bit;
 3 // Inputs
       reg [3:0] A;
reg [3:0] B;
 4
 5
      reg carry;
 6
 7
       // Outputs
 8
      wire [3:0] sum;
9
       wire Cout;
10
11 // Instantiate the Unit Under Test (UUT)
      ripple_adder_4bit uut (
12
          .sum(sum),
13
          .Cout (Cout) ,
14
15
          .A(A),
          .B(B),
16
17
          .carry(carry)
     );
18 );
19 initial begin
         // Initialize Inputs
20
21
          // Wait 100 ns for global reset to finish
         A[0]=0;
22
      B[0]=1;
23
       carry=0;
24
25
       #100;
26
27
       A[1]=1;
       B[1]=1;
28
       #100;
29
30
       A[2]=0;
       B[2]=1;
31
32
       #100;
       A[3]=1;
33
34
      B[3]=1;
       #100;
35
            // Add stimulus here
36
37
          end
          endmodule
38
```

-----

#### **Data Sheet report:**

\_\_\_\_\_

\*All values displayed in nanoseconds (ns)

| Source Pad | <b>Destination Pad</b> | Delay |
|------------|------------------------|-------|
|            |                        |       |
| A<0>       | cout                   | 4.493 |
| A<0>       | sum<0>                 | 3.687 |
| A<0>       | sum<1>                 | 3.837 |
| A<0>       | sum<2>                 | 3.623 |
| A<0>       | sum<3>                 | 4.355 |
| A<1>       | cout                   | 4.717 |
| A<1>       | sum<1>                 | 4.077 |
| A<1>       | sum<2>                 | 3.851 |
| A<1>       | sum<3>                 | 4.579 |
| A<2>       | cout                   | 4.058 |
| A<2>       | sum<2>                 | 3.993 |
| A<2>       | sum<3>                 | 3.914 |
| A<3>       | cout                   | 4.204 |
| A<3>       | sum<3>                 | 4.070 |
| B<0>       | cout                   | 4.424 |

| B<0> | sum<0> | 3.672 |
|------|--------|-------|
| B<0> | sum<1> | 3.776 |
| B<0> | sum<2> | 3.609 |
| B<0> | sum<3> | 4.286 |
| B<1> | cout   | 4.605 |
| B<1> | sum<1> | 3.951 |
| B<1> | sum<2> | 3.814 |
| B<1> | sum<3> | 4.467 |
| B<2> | cout   | 4.022 |
| B<2> | sum<2> | 3.998 |
| B<2> | sum<3> | 3.876 |
| B<3> | cout   | 4.201 |
| B<3> | sum<3> | 4.071 |
|      |        |       |

<sup>\*</sup>Power leakage of above Ripple Carry Adder is 0.42 watt.

### 5.2. RIPPLE CARRY COUNTER



### **RTL Schematic-**



# Waveform Generated-



## **Data Sheet report:**

\*All values displayed in nanoseconds (ns)

Timing constraint: Default period analysis for Clock 'tff0/q'

Clock period: 1.984ns (frequency: 504.007MHz)

Total number of paths / destination ports: 1 / 1

Delay: 1.984ns (Levels of Logic = 1)

Source: tff1/q (FF)
Destination: tff1/q (FF)
Source Clock: tff0/q falling
Destination Clock: tff0/q falling

Data Path: tff1/q to tff1/q

| Cell:in->out           | fanout | Gate<br>Delay  | Net<br>Delay   | Logical Name (Net Name)                                      |
|------------------------|--------|----------------|----------------|--------------------------------------------------------------|
| FDC_1:C->Q<br>INV:I->O | 3      | 0.447<br>0.206 | 0.650<br>0.579 | tff1/q (tff1/q)<br>tff1/q_INV_2_o1_INV_0<br>(tff1/q_INV_2_o) |
| FDC_1:D                |        | 0.102          | tff1/q         | (H11/q_H <b>v v</b> _2_0)                                    |
| Total                  |        | 1.984ns        | `              | ogic, 1.229ns route) ogic, 61.9% route)                      |

# 5.3. Asynchronous D Flip-Flop

# **Data Sheet report:**

\*All values displayed in nanoseconds (ns)

# Setup/Hold to clock clk

| Max Setup to           | Process         | Max Hold to   | Process    |
|------------------------|-----------------|---------------|------------|
| Clock   Source         | clk(edge)       | Corner        | clk (edge) |
| Corner  Internal Clock | (s)   Phase   c | lata          |            |
|                        |                 |               |            |
|                        |                 |               |            |
| -3.350(R)   FAST       | 3.862(R)        | SLOW  clk_BUF | GP   0.000 |
| reset   -2.151(R       | SLO             | OW = 2.854(R) | FAST       |
| clk_BUFGP   0.0        | 00              |               |            |

<sup>\*</sup>Power leakage of above function is 0.042 watt.

## Clock clk to Pad

| Destinatio | Max       | Proces | Min(fastest)cl | Proces | Internal | Cloc  |
|------------|-----------|--------|----------------|--------|----------|-------|
| n          | (slowest  | S      | k              | S      | clk(s)   | k     |
|            | ) clk     | Corner | (edge) to PAD  | corner |          | Phase |
|            | (edge) to |        |                |        |          |       |
|            | PAD       |        |                |        |          |       |
| Q          | 7.437(R)  | SLOW   | 5.402(R)       | FAST   | clk_BUFG | 0.000 |
|            |           |        |                |        | P        |       |

```
- ISE Project Navigator (P.58f) - C:\Users\Intern\NNNN\NNNN.xise - [Dflipflop.v]
File Edit View Project Source Process Tools Window Layout Help
↔□♂×
                                         13
                                             // Dependencies:
  View: 

Implementation 

Simulation
                                         14
                                         15
Hierarchy
                                             // Revision:
    . € NNNN
                                             // Revision 0.01 - File Created
                                         17
  i xc7a100t-3csg324
                                         18
                                             // Additional Comments:
                                         19
                                   Ŋ
                                             20
21
                                               module dff_async_reset (
data , // Data Input
clk , // Clock Input
reset , // Reset input
                                   A
ä
                                         22
                                   %
                                         23
ì
                                         24
                                   %
                                         25
                                   *
                                         26
27
                                                         // Q output
                                               q
                                               );
                                   (3
                                         28
  No Processes Running
                                         29
                                   (
                                               input data, clk, reset;
                                         30
                                               output q;
ű
  Processes: dff_async_reset
                                               reg q;
                                         31
  Design Summary
Design Utilities
User Constraints
Synthesize - XST
          Design Summary/Reports
Ü
                                               always @ ( posedge clk or negedge reset)
                                         32
                                               if (~reset) begin
                                         33
ij
I
                                         34
                                                 q <= 1'b0;
                                         35
                                               end else begin
            View RTL Schematic
                                         36
                                                 q <= data;
            View Technology Schematic
                                         37
                                               end
            Check Syntax
                                         38
       65
            Generate Post-Synthesis Si..
                                         39
                                               endmodule
  ⊕ €2
         Implement Design
                                         40
         Generate Programming File
```

### **RTL Schematic-**



### Waveform Generated-



# 5.4. Synchronous D Flip Flop





### **Data Sheet report:**

\* All values displayed in nanoseconds (ns)

- Setup/Hold to clock clk Max Setup to Process Max Hold to | Process clk(edge) clk(edge) | Clock Source Corner |Internal Clock(s) | Phase | data | Corner -3.350(R)**FAST** | 3.862(R)**SLOW** |clk\_BUFGP  $\mid 0.000 \mid \text{reset}$ | -2.135(R)**SLOW** 3.422(R) | FAST | clk\_BUFGP 0.000

## - Clock clk to Pad

| Destinatio | Max       | Proces | Min(fastest)cl | Proces | Internal | Cloc  |
|------------|-----------|--------|----------------|--------|----------|-------|
| n          | (slowest  | S      | k              | S      | clk(s)   | k     |
|            | ) clk     | Corner | (edge) to PAD  | corner |          | Phase |
|            | (edge) to |        |                |        |          |       |
|            | PAD       |        |                |        |          |       |
| Q          | 7.437(R)  | SLOW   | 5.402(R)       | FAST   | clk_BUFG | 0.000 |
|            |           |        |                |        | P        |       |

<sup>\*</sup>Power leakage of above function is 0.042 watt.

### Waveform Generated-



# 5.5. Magnitude Comparator (4 Bit)



### **RTL Schematic-**



### Waveform Generated-



### **Magnitude Comparator (8 Bit)**

Required Logic Description for the 8-bit comparator-



#### **RTL Schematic-**



### Waveform Generated-



### **Counters**



## **RTL Schematic-**



# Waveform Generated-



# 5.6. Arithmetic Logic Unit



### **RTL Schematic-**



# Test Bench for Arithmetic Logic Unit-



### Waveform Generated-



# 5.7. Traffic Light Controller



### **RTL Schematic-**



# Test Bench for Traffic Light Controller-

```
ISE Text Editor (P.58f) - [traffic_light_tb.v*]
File Edit View Window Layout Help
13 // Description:
      15 // Verilog Test Fixture created by ISE for module: trafic_light
     15 // Verilog Test Fixture created
16 //
17 // Dependencies:
18 //
19 // Revision:
20 // Revision 0.01 - File Created
21 // Additional Comments:
♦
      %
     25 module traffic_light_tb;
26
27 // Inputs
28 reg clk;
%
*
<u>G</u>
6
      29
      30
31
             // Outputs
             wire [2:0] light;
      32
              // Instantiate the Unit Under Test (UUT)
      34
35
             trafic_light uut (
   .clk(clk),
      36
37
                .light(light)
      38
39
             initial begin
      40
41
                // Initialize Inputs
clk = 0;
      42
43
44
45
                // Wait 100 ns for global reset to finish
                #100;
                // Add stimulus here
      46
47
              always #50 clk=!clk;
      48
                endmodule
      49
                                                                                     X
                                      traffic_light_tb.v*
```

### Waveform Generated-



### • TIMING ANALYSIS

|              | (edge) to                                      | PAD   C                                          | orner                              | (edge)                       | to PAD           | Corner | <br> Internal Clock(s) |       |
|--------------|------------------------------------------------|--------------------------------------------------|------------------------------------|------------------------------|------------------|--------|------------------------|-------|
|              |                                                |                                                  |                                    |                              |                  |        | clk_BUFGP              |       |
| light<1>     | 7.9                                            | 03(R)                                            | SLOW                               |                              | 6.113(R)         | FAST   | clk_BUFGP              | 0.000 |
| light<2>     | 8.0                                            | 70(R)                                            | SLOW                               |                              | 6.280(R)         | FAST   | clk_BUFGP              | 0.000 |
|              | +                                              | +                                                | +                                  |                              |                  |        | -+                     | +     |
| Clock to Set | up on destina                                  | tion clock                                       | clk                                |                              |                  |        | -+                     | +     |
| Clock to Set |                                                | tion clock                                       | clk<br>+                           | -+                           | +                |        | -+                     | +     |
| Clock to Set | up on destina<br><br>  Src:Rise<br>  Dest:Rise | tion clock<br>+<br>  Src:Fall<br> Dest:Rise      | clk<br>+<br>  Src:Ris<br> Dest:Fal | -+<br>e  Src:Fa<br>1 Dest:Fa | +<br>111 <br>111 |        | -+                     | +     |
| Clock to Set | up on destina<br>+<br>  Src:Rise               | tion clock<br>+<br>  Src:Fall<br> Dest:Rise<br>+ | clk<br>+<br>  Src:Ris<br> Dest:Fal | -+<br>e  Src:Fa<br>1 Dest:Fa | +<br>111 <br>111 |        | -+                     | +     |

### • POWER ANALYSIS



• For Implementing on the FPGA chip, first create Constraints File for declaring the I/O pins specifications as required by the design-



• The below figure depicts the mapping of all the ports given to the Traffic Light design for the proper testing and verification. This can be done and seen by using XILINX FPGA Editor.



• This figure gives the exact locations of the Look-up tables used by the particular design and can be seen by specifying the desired color to the LUT by using the required options provided by the FPGA Editor.

And the blue-colored one is the LUT used by the above design.



• The below elaborated design is used for the pins specifications of the particular design having multiple input-output ports, registers etc. Here it is showing the I/O pins, registers used by the design.



# Net delays:

Delay: 2.772ns (Levels of Logic = 2)

Source: light\_2 (FF)

Destination: light\_1 (FF)

Source Clock: clk rising

Destination Clock: clk rising

Data Path: light\_2 to light\_1

|              |        | Gate  | Net   |                                      |
|--------------|--------|-------|-------|--------------------------------------|
| Cell:in->out | fanout | Delay | Delay | Logical Name (Net Name)              |
| FDS:C->Q     | 2      | 0.447 | 0.616 | light_2 (light_2)                    |
| INV:I->O     | 2      | 0.206 | 0.616 | light<2>_inv1_INV_0 (state_FSM_FFd1) |
| INV:I->O     | 1      | 0.206 | 0.579 | staten0026<2>1_INV_0<br>(_n0026<2>)  |
| FDR:D        | 0.     | 102   |       | light_1                              |
| Total        | 2.7    | 72ns  | (0    | .961ns logic, 1.811ns route)         |
|              |        |       | (     | (34.7% logic, 65.3% route)           |

### **DESIGN SUMMARY:**

Top Level Output File Name : trafic\_light.ngc

## **Primitive and Black Box Usage:**

# BELS : 5

# GND :1

# INV : 3

# VCC :1

# Flip-Flops/Latches : 3

# FDE :1 # FDR :1

# FDS : 1

# Shift Registers : 1

# SRLC16E : 1

# Clock Buffers : 1

# BUFGP :1

# IO Buffers : 3

# OBUF : 3

# **Device utilization summary:**

Selected Device: XC6SLX45- CSG32 -3

### **Slice Logic Utilization:**

Number of Slice Registers: 3 out of 54576 0%

Number of Slice LUTs: 4 out of 27288 0%

Number used as Logic: 3 out of 27288 0%

Number used as Memory: 1 out of 6408 0%

Number used as SRL: 1

# **Slice Logic Distribution:**

Number of LUT Flip Flop pairs used: 7

Number with an unused Flip Flop: 4 out of 7 57%

Number with an unused LUT: 3 out of 7 42%

Number of fully used LUT-FF pairs: 0 out of 7 0%

Number of unique control sets: 2

## **IO Utilization:**

Number of IOs: 4

Number of bonded IOBs: 4 out of 218 1%

# **Specific Feature Utilization:**

Number of BUFG/BUFGCTRL/BUFHCEs: 1 out of 16 6%

• The below given figure is the pictorial representation of all the above mentioned details of the used Slice Registers, LUTs, bonded IOBs etc.

|                                | tra               | fic_light Project Sta | tus (01/26            | 5/2016 - 15:2         | 24:29)        |             |                |     |  |
|--------------------------------|-------------------|-----------------------|-----------------------|-----------------------|---------------|-------------|----------------|-----|--|
| Project File:                  | traffic_lightcont | roller.xise           | Parser Er             | Parser Errors:        |               |             | rs             |     |  |
| Module Name:                   | trafic_light      |                       | Impleme               | ntation State         | e:            | Synthe      | sized          |     |  |
| Target Device:                 | xc6slx45-3csg3    | 24                    | •Er                   | rors:                 |               | No Erro     | rs             |     |  |
| Product Version:               | ISE 14.5          |                       | •w                    | arnings:              |               | 2 Warn      | ings (2 new)   |     |  |
| Design Goal:                   | Balanced          |                       | • Ro                  | outing Result         | s:            |             |                |     |  |
| Design Strategy:               | Xilinx Default (u | nlocked)              | •Ti                   | • Timing Constraints: |               |             |                |     |  |
| Environment:                   | System Settings   | <u> </u>              | • Final Timing Score: |                       |               |             |                |     |  |
| Logic Utilization              |                   | Used                  |                       | Available             |               | Utilization | 1              |     |  |
|                                | Device            | Utilization Summary   | (estimate             | ed values)            |               |             |                | [-] |  |
|                                |                   | oseu                  | -                     | Available             |               | Utilization |                | 0%  |  |
| Number of Slice Registers      |                   |                       | 3 54576               |                       |               |             |                |     |  |
| Number of Slice LUTs           |                   |                       | 4 27288               |                       |               |             | 0%             |     |  |
| Number of fully used LUT-FF pa | airs              |                       | 0 7                   |                       |               | 0%          |                |     |  |
| Number of bonded IOBs          |                   |                       | 4 218                 |                       |               | 19          |                |     |  |
| Number of BUFG/BUFGCTRL/BI     | UFHCEs            |                       | 1 16                  |                       |               | 6%          |                |     |  |
|                                |                   | ,                     |                       |                       |               |             |                |     |  |
|                                |                   | Detailed Rep          | ports                 |                       |               |             |                | [-] |  |
| Report Name                    | Status            | Generated             |                       | Errors                | Warnings      |             | Infos          |     |  |
|                                |                   |                       |                       | 0 2 Warnings (2 ne    |               |             |                |     |  |
| Synthesis Report               | Current           | Tue 26. Jan 15:30:1   | 9 2016                | 0                     | 2 Warnings (2 | <u>new)</u> | 1 Info (1 new) |     |  |

# CONCLUSION

Many Combinational and Sequential circuits were implimented in Xilinx using Verilog HDL. Synthesis and Verification of circuits was done on the FPGA kit, XILINX\_SPARTAN-6 XC6SLX45. Digital circuits like and, or, not, nand, xor etc. and various application based circuits like Traffic Light Controller, Magnitude Comparator, ALU are also designed and analysed in XILINX ISE Design Suite Software. Analysis of characteristics parameters of a digital circuit were made through the RTL Schematic, Timing Diagrams generated by using the XILINX tools.

It was observed that Critical Time Delay of a complete digital circuit depends on number of gates and nets used. For example, the total time delay for the traffic light controller circuit was 2.772ns and for the ripple carry counter, it was 1.984ns, so it concludes that the number of gates and nets used, is the major factor that decides the critical time taken by the circuit.

While loading the program onto the chip, a particular .bit or .ise File Format is used. This file is generated by the XILINX tool itself. The file contains the object code for a particular design which makes the chip work according to the desired program. Hence the verification is done by uploading .bit file of any particular digital circuit onto the chip.

While using the utility tools, many errors were easily corrected in the later design process. But many complex systems are harder to work with.

Using Verilog HDL, it is easier to organize the hierarchical building blocks and manage complexity of a digital design. With care, it is well-suited for both verification and synthesis.

# **REFERENCES**

- [1] Verilog Digital Design Synthesis by Samir Palnitkar

  SunSoft press1996
- [2] Xilinx ISE 14.5 Tutorials
- [3] www.xilinx.com/FPGA
- [4] Nptel.ac.in/Verilog
- [5] ECE 232: Hardware Organization and Design -

Verilog Tutorial by University of Massachusetts