## Introduction

In modern electronic systems, a Low Dropout (LDO) voltage regulator provides a well-regulated and stable output voltage with minimal dropout. This helps in consistent power delivery and, hence, it is a vital component in low-noise circuits requiring efficient power management. The core component of an LDO is its error amplifier, which compares the output voltage with a reference voltage to adjust the pass element to maintain voltage regulation.

In this work, a two-stage differential amplifier is used as an error amplifier for the enhancement of gain, stability, and transient response of the LDO. The first stage is a differential pair that amplifies the error signal, while the second stage further boosts the gain and drives the pass transistor effectively. This design significantly improves line and load regulation, increases power supply rejection ratio, and provides a fast transient response. Therefore, the proposed LDO is adequate for applications such as memory circuits, microprocessors, and many battery-powered devices that require high efficiency and stability.

This study focuses on designing and implementing an LDO using a two-stage differential amplifier, analyzing its performance in terms of stability, efficiency, and transient response. Simulation results validate the effectiveness of the proposed design in maintaining a steady output voltage, minimizing power losses, and ensuring robust performance under varying load conditions.

#### 1.1 Motivation

With the increased demand for low-power, high-performance electronic systems, efficient power management is seen as a design challenge. Many applications, including memory circuits, microprocessors, and battery-operated devices, require highly stable and low-noise power supplies to operate reliably. High dropout voltage, poor transient response, and inefficiency make conventional voltage regulators unsuitable for applications.

A Low Dropout (LDO) voltage regulator is designed to solve these problems, with a stable output and minimum dropout voltage to ensure efficient power delivery. The error amplifier in an LDO determines its performance because it regulates the output voltage. A two-stage differential amplifier implementation improves the gain, stability, and transient response of the regulator, resulting in better line/load regulation and power supply rejection ratio (PSRR). This paper discusses the design of an optimized LDO using a two-stage differential amplifier to achieve high efficiency, stability, and robustness under dynamic load conditions.

### 1.2 Objectives

#### 1. Achieve Desired Voltage Regulation:

- Design the LDO to provide a stable output voltage of 3V from an input voltage of 3.3V with a maximum load current of 50mA.
- Ensure minimal voltage drop and maintain output stability.

#### 2. Optimize Loop Gain and Stability:

- Ensure the LDO maintains a loop gain of 60 dB.
- Achieve a phase margin of 60 degrees to ensure stable operation and proper transient response, avoiding oscillations and ensuring consistent performance.

#### 3. Enhance Power Supply Rejection Ratio (PSRR):

• Effectively filter out supply voltage variations and noise, ensuring a clean and stable output voltage.

# 4. Achieve DRC (Design Rules Check) and LVS (Layout vs. Schematic) Clean Layout:

- Ensure that the layout design adheres to all design rules and passes DRC.
- Perform LVS to verify that the layout matches the schematic and is error-free.

#### 1.3 Problem statement

Design and Layout of a low dropout regulator (LDO) with an input voltage of 3.3V, an output voltage of 3V, and a load current capacity of 50mA. The LDO should have a loop gain of more than 60dB and phase margin above 45 degrees.

## 1.4 Application in Societal Context

Low dropout voltage regulators (LDOs) find numerous applications in various electronic systems, particularly those requiring stable power management with minimal voltage drop. Despite some inherent limitations such as output swing and PSRR, LDOs are preferred in scenarios demanding low noise and high-speed performance. Below are some applications of LDOs in different contexts:

- 1. LDOs are widely used in biomedical devices like ECG monitors and glucose meters, ensuring precise voltage for accurate and reliable measurements.
- 2. Smartphones, tablets, and wearables use LDOs to provide low-noise power to RF modules, sensors, and audio circuits, enhancing battery life and performance.
- 3. Audio/video devices like amplifiers and cameras rely on LDOs to minimize distortion and maintain clean signal quality in multimedia processing.

## System Design

In this chapter, we will be looking towards the functional block diagram and also about the final design.

### 2.1 Block diagram and methodology



Figure 2.1: Block Diagram

### 2.2 Bandgap Reference(BGR)

A bandgap reference is a very important component in Low Dropout (LDO) voltage regulators because it produces a stable reference voltage that is almost independent of temperature and supply variations. This reference voltage is the most important part of the LDO, which ensures that the output voltage remains constant despite input voltage or load conditions. The bandgap reference works in such a way that it exploits the properties of semiconductor junctions versus temperature and especially the voltage difference between two bipolar transistors operating at two different current densities. This voltage is already temperature-dependent but can be combined in just such a way that the result

is a temperature-insensitive reference voltage.



Figure 2.2: Band gap reference

### 2.3 Final design

Below figure shows the finalized schematic circuit of load current 50mA and dropout voltage of 300mV. The Bandgap reference provides the voltage of 1.2V. To regulate the output voltage, two stage differential amplifier used as error amplifier. The pass element in an LDO is usually a transistor, which could be a PMOS or NMOS. The pass transistor controls the flow of current from the input to the output. In a PMOS-based LDO, the pass transistor allows current to flow from the input to the output while maintaining a low dropout voltage. The error amplifier compares the output voltage with some reference voltage which is usually sourced from a bandgap reference; it adjusts its pass element with the difference minimized between the actual output and its reference. Using a bandgap reference is to ensure that typically, the references are stable across temperature and ideally, the variation in the error amplifier is removed, ensuring good accuracy of a regulator over all conditions of usage.

The propagation delay of the inverter is important to understand the complexities of frequency estimation. According to the equation,

$$F = \frac{1}{T} = \frac{1}{2 * N * t_d} \tag{2.1}$$

the frequency of the ring oscillator is inversely proportional to twice the propagation delay.



Figure 2.3: Final Schematic design

The propagation itself is determined by the rise time and fall time of the inverter, given by

$$t_d = \frac{t_r + t_f}{2} \tag{2.2}$$

where, F-Frequency, T-Time period,  $t_d$ -Propagation delay of inverter, N-Number of stages,  $t_r$ -Rise time of inverter and  $t_f$ -Fall time of inverter



Figure 2.4: Final test circuit

## Implementation details

This chapter explains about individual components and their functions, we ensure that each component meets with required specs.

### 3.1 Final system architecture

#### 3.1.1 Reference voltage

The reference voltage is one of the critical elements in the output regulation of an LDO regulator. It is the base voltage that the regulator maintains at the output. Typically, a bandgap reference is used to generate the reference voltage. It is designed to provide a stable voltage that is independent of temperature variations and supply fluctuations. The voltage difference between two semiconductor junctions with complementary temperature dependencies gives rise to the bandgap reference, and the output remains relatively constant over a wide range of operating conditions. This stable reference voltage is then compared with the output voltage by the error amplifier in the LDO.

#### 3.1.2 Error amplifier

The error amplifier in a Low Dropout (LDO) regulator is the most important component that ensures the output voltage is maintained at the desired level. It compares the output voltage, through a feedback loop, with a stable reference voltage, typically provided by a bandgap reference. The error amplifier amplifies the difference, or error, between the output voltage and the reference voltage, producing a control signal that adjusts the pass element, usually a PMOS or NMOS transistor. The error amplifier controls the pass element to keep the output voltage stable and equal to the desired value, even in the presence of input voltage or load condition variations. The performance of the error amplifier directly affects LDO's capability to maintain accurate voltage regulation, fast transient response, and low output noise.

#### 3.1.3 Pass element

The pass element in a Low Dropout (LDO) regulator is a critical component responsible for regulating the flow of current from the input to the output while maintaining a low dropout voltage. usually, a PMOS or NMOS transistor is used as the pass element. In a PMOS-based LDO, the pass element allows current to flow from the input to the output

while maintaining a low voltage difference between the two, ensuring minimal dropout voltage even when the input voltage is near to the output voltage. The pass element is controlled by the error amplifier, which adjusts its operation based on the difference between the output voltage and the reference voltage.

#### 3.1.4 Load capacitor

The output capacitor for a Low Dropout (LDO) regulator determines the rate at which voltage swings can settle once a significant increase or reduction happens in either a load condition and/or in a change to an input level of voltage, all to assure good quality clean outputs. They suppress high frequency interference, giving increased performance as this stores up enough charge when an abrupt condition must be responded to. In many LDO designs, the output capacitor is crucial for maintaining stability in the feedback loop, particularly in configurations that rely on compensation techniques. The size and type of the output capacitor affect the LDO's stability and transient response, and while traditional LDO designs often require an external capacitor, newer capless LDO designs aim to minimize or eliminate this requirement

### 3.2 LDO layout(Area: 53648.37 squnits)



Figure 3.1: Full custom layout

## Result and conclusion

The low dropout (LDO) regulator using a two-stage differential amplifier was designed and tested to evaluate its performance in voltage regulation. Results indicated that the LDO was able to provide a stable output voltage with minimum variations during different load conditions; it really produced effective regulation. Dropout voltages were measured within the predictable range, meaning that minimal voltage would be lost when transferred from input to output. With excellent load and line regulation, the output varies with input voltage or load current. The transient response was also very efficient with minimum overshoot and quicker settling with step load changes; the power efficiency was also high because of the optimized design of the two-stage differential amplifier, which shows minimal power dissipation. Overall, the results confirm that the two-stage differential amplifier enhances the performance of a low-dropout regulator by improving gain, stability, and transient responses for a viable usage in low-noise and high-precision applications.

## 4.1 Loop gain and phase



Figure 4.1: Loop gain and phase

Loop gain and phase margin are critical parameters in analyzing the stability and performance of a Low Dropout (LDO) regulator. Loop gain refers to the product of the open-loop gain and feedback factor, which determines how effectively the regulator maintains a steady output voltage. Higher loop gain improves regulation accuracy but may impact stability if not properly compensated. Above graph shows that gain of 86.80 dB and phase margin of 73.14 degree with the unity band width of 6.89 Mhz.

### 4.2 Power supply rejection ratio



Figure 4.2: Power supply rejection ratio

PSSR tells about ability of the device to maintain stable output voltage or signal amplitude in the power supply. Above figure shows PSSR of Ido. PSRR stands for Power Supply Rejection Ratio. It is an essential parameter for LDO regulators; that is, it indicates one's ability to suppress variations in the input supply voltage and ensure that the output voltage is less affected by them. PSRR is usually measured in decibels, with a frequency dependency. Therefore, for a high PSRR, it can be said that an LDO effectively filters noise and ripples in the power supply.

The Power Supply Rejection Ratio (PSRR) of the LDO is analyzed over a wide frequency range. The observations are categorized into three frequency bands:

- Low Frequencies (¡10 kHz): PSRR is excellent ( -65 dB). This indicates the LDO is highly effective at rejecting low-frequency noise, which is ideal for analog, RF, and other noise-sensitive applications.
- Mid Frequencies ( 100 kHz-1 MHz): PSRR starts to degrade noticeably. At 1 MHz, it drops to approximately -24 dB, showing that input noise begins to couple more into the output.
- High Frequencies (¿10 MHz): PSRR flattens out around -7 dB, indicating minimal noise suppression at high frequencies. This is typical due to the limitations of the LDO's loop bandwidth.

## 4.3 Line and Load Regulation

A primary performance parameter of an LDO regulator is the line regulation and load regulation to maintain the output voltage in the event of fluctuating input voltages and changing loads.

Line regulation describes how much an LDO changes the output voltage as a function of input supply. It can be described by the change in output voltage per unit change in input voltage. Load regulation is an LDO's ability to ensure a constant output voltage despite changes in the value of the current drawn by the load. It refers to the derivative of output with respect to its load current.



Figure 4.3: Load Regulation



Figure 4.4: Line Regulation

#### 4.4 Slew Rate

The slew rate for an LDO with a two-stage differential amplifier is sensitive to the bandwidth and drive capability of the error amplifier. Other crucial parameters for maximizing slew rate are compensation techniques, bias current, and transistor size. On the other hand, high slew rates may lead to instability or noise; therefore, careful design trade-offs must be met. We obtained a slew rate of 21.78 us.



Figure 4.5: Slew Rate

The transient response plot shows that the LDO exhibits very fast rise and fall times, which implies a high slew rate. This behavior offers the following advantages and design implications:

- Fast load transient handling: The LDO can quickly respond to sudden changes in load, maintaining voltage stability.
- Stable output during rapid switching: Ensures consistent output voltage even in high-speed digital or RF systems.
- Quick recovery after disturbances: Indicates the presence of strong compensation and a high-bandwidth error amplifier.
- Efficient pass transistor performance: The pass element delivers sufficient current to drive output changes rapidly.
- Minimal overshoot and undershoot: Suggests the feedback loop is well-compensated, ensuring good dynamic loop stability.

## 4.5 Simulation Analysis

#### 4.5.1 DRC Results

Design Rule Check (DRC) and Layout Versus Schematic (LVS) are critical verification steps in the physical design process using Cadence Virtuoso. DRC ensures that the layout follows all fabrication design rules set by the foundry, such as minimum width, spacing, and enclosure constraints.



Figure 4.6: DRC simulation

#### 4.5.2 LVS Results

LVS verifies that the drawn layout matches the intended schematic netlist in terms of connectivity and component parameters. Passing both DRC and LVS confirms that the layout is manufacturable and functionally equivalent to the schematic, ensuring a reliable and fabrication-ready LDO design.



Figure 4.7: LVS simulation

# 4.6 Results and Specifications

| Properties                 | Results         |
|----------------------------|-----------------|
| Output Voltage             | 3V              |
| Input Voltage              | 3.3V            |
| Reference Voltage          | 1.2V            |
| Dropout Voltage            | 300mV           |
| Load Current               | 50mA            |
| Loop Gain                  | 86.80db         |
| Gain Margin                | 28.08db         |
| Phase Margin               | 73.14deg        |
| Unity Gain Bandwidth (UGB) | 6.89 Mega Hz    |
| Slew Rate                  | 21.78 micro sec |
|                            |                 |

Figure 4.8: Results and Specifications

## conclusion and future scope

#### 5.1 Conclusion

In conclusion, the design and implementation of a Low Dropout (LDO) voltage regulator demonstrate its effectiveness in providing stable and efficient voltage regulation for applications requiring minimal dropout voltage and low noise. Careful selection of components, such as the error amplifier, pass element, and reference voltage, allow the LDO to maintain consistent output levels regardless of input voltage and load conditions. The use of modern techniques, such as optimizing the feedback loop and choosing the appropriate output capacitor, further enhances the performance of the LDO, ensuring stability and fast transient response. Simulation results validate the design, confirming its ability to meet the necessary specifications for power supply rejection ratio (PSRR), load regulation, and efficiency. This makes the LDO appropriate for a broad range of applications, from battery-powered devices and sensitive electronics, where reliable power delivery is of utmost importance to ensure optimal performance. In short, the LDO's low dropout voltage and high efficiency make it an indispensable component in modern electronic systems.

## 5.2 Future scope

The future scope of Low Dropout (LDO) voltage regulators is further ability improvement with efficiency, stability, and integration toward the main goal of meeting the increasing demands of modern electronic systems. With the advancement in technology, there will always be the possibility of LDOs being enhanced for lower dropout voltage and better power efficiency through the exploration of new materials and process technologies such as FinFETs or advanced CMOS processes. Increasing the miniaturization of electronic equipment, LDOs can potentially be integrated into other system elements on a single chip, allowing for reduced sizes and improved performance. Capless LDOs, which rely on internal structure for stability instead of external capacitors, seem to promise ease of design as well as more reliable operation. Further optimization of the LDO's transient response and power supply rejection ratio (PSRR) will be beneficial for applications that demand ultra-low noise, such as sensitive analog circuits and RF systems. The future also includes the use of adaptive control techniques that can adjust the performance of LDOs in real time depending on changing load conditions, thereby further enhancing power efficiency.

# Bibilography

- 1. Xu, Enyu, and Xuehong He. "Design of a low-dropout linear regulator." In 2020 IEEE International Conference on Artificial Intelligence and Information Systems (ICAIIS), pp. 717-720. IEEE, 2020.
- 2. Sharma, Abhishek, Sudeep Singh Chhaukar, Karri Babu Ravi Teja, and Kavindra Kandpal. "Design of low dropout voltage regulator for battery operated devices." In 2018 15th IEEE India Council International Conference (INDICON), pp. 1-5. IEEE, 2018.
- 3. Premachand, D. R., and U. Eranna. "Design and simulation of low drop out voltage using 180nm CMOS technology." In 2017 International Conference on Electrical, Electronics, Communication, Computer, and Optimization Techniques (ICEECCOT), pp. 1-5. IEEE, 2017.
- 4. Sujatha Kotabagi, Gautami Karkun, and P. Subbanna Bhat. "Design and simulation of a capless low drop out voltage regulator." In 2018 International Conference on Electrical, Electronics, Communication, Computer, and Optimization Techniques (ICEECCOT), pp. 819-821. IEEE, 2018.
- 5. Kamel, Mahmoud H., Zaynab K. Mahmoud, Salma W. Elshaeer, Rawaan Mohamed, Asmaa Hassan, and Ahmed IA Galal. "Comparative Design of NMOS and PMOS Capacitorless Low Dropout Voltage Regulators (LDOs) Suited for SoC Applications." In 2019 36th National Radio Science Conference (NRSC), pp. 305-314. IEEE, 2019.