

**M2 Master E3A Integration Circuits Systems** 

TD9: Synthesis of a frequency divider based on a gray code counter

- 1. IFTAKHER Mohammed Akib No. 22211204
  - 2. KIBIWOTT Albert Kiplagat No. 22211612

**Instructor: Professor Hervé MATHIAS** 

In this practical work, the focus has been on the synthesis of the gray code counter. First, we assumed that the factor input is assumed to be constant/not changing during the normal operation mode. The counter should be operated at a frequency close to 1GHz.

### 1. Timing1 Results

```
Setup:- 330
Required Time:= 670
Launch Clock:- 0
Data Path:- 1888
Slack:= -1218
```

From the result above, it can be seen that the data path requires more time than the available (Required) time. The goal for this practical session is to operate the gray code counter in 1 GHz frequency or in another word the gray code counter should operate in 1000 ps. Here, the set up time requires 330 ps and the left time is dedicated for the required time session to transmit through the datapath. But it is already mentioned that datapath requires more time. As a result, we have a slack of 1218 ps. So, the next steps require us to reduce the slack time.

2. Here, the syn\_global\_effort and syn\_opt\_effort parameters have been changed to 'high' in the synthesis tool settings. As a result, the following timing results were obtained:

### **Timing1 Results**

```
Setup:- 330
Required Time:= 670
Launch Clock:- 0
Data Path:- 1789
Slack:= -1119
```

It has been observed from the result above that with the changes of the status of syn\_global\_effort and syn\_opt\_effort parameter, the slack has been reduced in a low margin. So, the effort has been continued to reduce the slack time.

3. In this part, the library of the logic gates has been changed in order to replace the 1.8 V gates with 3.3 V gates. This was done in the mmmc.tcl file by replacing the following libraries: \$LIBSET\_SLOWHV, \$LIBSET\_FASTHV, and \$LIBSET\_TYPHV. The following timing results were obtained:

### **Timing1 Results**

```
Setup:- 169
Required Time:= 831
Launch Clock:- 0
Data Path:- 1889
Slack:= -1058
```

Similar to steps 2, the libraries mentioned above has been modified in order to conduct higher voltage. From the observation, it can be stated that the slack has been slightly reduced. Moreover, the setup time has been reduced almost by half which assist to increase the available (Required) time in order to reach near to datapath time.

#### 4. Architecture a5

Here, we divided the working clock by 2 as shown in the architecture a5 below. The slack obtained is a shown below:

```
2
       -- architecture a4 du compteur de gray
       -- on génère l'horloge divisée en sortie
       architecture a5 of compteur_gray is
 6
       signal count : unsigned(7 downto 0) := (others => '0');
signal countc : unsigned(6 downto 0) := (others => '0');
signal clkdiv : std_logic := '0';
 8
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
       clkdiv : process(clk)
       begin
            if (clk'event and clk='1') then
                clkdiv <= not clkdiv;
            end if;
       end process;
       P1 : process(clkdiv,reset)
       begin
          if(reset='0') then
           count<= (0 => '1', others => '0');
clock_out <= '0';
            elsif(clkdiv'event and clkdiv='1') then
   if (enable='1') then
                if (count(count'left downto 1)=bin2gray(factor)) then
  count<= (0 => '1', others => '0');
  clock_out <= '0'; -- quand le compteur est</pre>
29
30
                                                           -- quand le compteur est remis à 0, clock_out =
31
       est aussi remis à 0
32
                else
                      count(0) <= not count(0);</pre>
33
                    count(1) <= count(1) xor count(0);
for i in 2 to count'left-1 loop
if (count(i-1)='1') and (count(i-2 downto 0)=0) then
    count(i) <= not count(i);</pre>
34
35
36
37
                     end if;
38
                      end loop;
39
                     if (count(count'left-2 downto 0)=0 ) then
count(count'left) <= not count(count'left) ;</pre>
40
41
                end if;
end if;
42
43
                if (count(count'left downto 1)=bin2gray(factor/2)) then -- quand on atteint a
       la moitié du modulo, clock_out est mis à 1
      clock_out <= '1';</pre>
                end if
                    end if :
47
          end if:
       end process;
50
51
52
       P2: process(c1k2)
53
54
55
          if(clk2'event and clk2='1') then
            countc <= count(count'left downto 1) ;
          end if ;
56
57
       end process ;
       P3 : count_out <= gray2bin(countc) ;
       end a5;
```

# **Timing1 Results**

```
Setup:- 191
Required Time:= 809
Launch Clock:- 0
Data Path:- 522
Slack:= 287
```

## **Timing2 Results**

```
Setup:- 201
Required Time:= 1799
Launch Clock:- 0
Data Path:- 1944
Slack:= -145
```

From the results obtained from the architecture a5, it can be stated that with the division of the working clock by 2, the frequency will reduce which means it takes longer time to process in the datapath, as shown by the timing 2 results. Here the system is driven by clk2.

#### 5. Architecture a6

To further optimize our code, we introduced in the loop registers cp1 and cp2 which detects 1 clock cycle in advance the comparison with the factor input as depicted in architecture a6 below:

```
-- architecture a4 du compteur de gray
 3
       -- on génère l'horloge divisée en sortie
 6
7
       architecture a6 of compteur_gray is
      signal count : unsigned(7 downto 0) := (others => '0');
signal countc : unsigned(6 downto 0) := (others => '0');
signal clkdiv : std_logic := '0';
signal cp1, cp2 : std_logic;
 8
11
12
13
       P4: process(clk)
15
16
       begin
           if (clk'event and clk='1') then
17
               clkdiv <= not clkdiv;
19
           end if;
20
21
       end process;
22
24
25
       P1 : process(clkdiv,reset)
      P1 : process
begin
if(reset='0') then
count<= (0 => '1', others => '0');
clock_out <= '0';
26
27
28
29
30
           elsif(clkdiv'event and clkdiv='1') then
    if (enable='1') then
cp1 <= '0';
cp2 <= '0';</pre>
31
32
33
35
                if (count(count'left downto 1)=bin2gray(factor-1)) then
36
                    cp1 <= '1';
37
38
                if (count(count'left downto 1)=bin2gray(factor/2-1)) then -- quand on atteint a
       la moitié du modulo, clock_out est mis à 1
cp2<= '1';
end if;
39
40
42
43
               45
                                                       -- quand le compteur est remis à 0, clock_out =
       est aussi remis à 0
46
               else
                   count(0) <= not count(0);
count(1) <= count(1) xor count(0);
for i in 2 to count'left-1 loop
if (count(i-1)='1') and (count(i-2 downto 0)=0) then
    count(i) <= not count(i);
end if;
end loop;</pre>
47
49
50
51
                    end loop;
if (count(count'left-2 downto 0)=0 ) then
count(count'left) <= not count(count'left);</pre>
53
54
55
               end if;
end if;
57
                if (cp2 ='1') then -- quand on atteint la moitié du modulo, clock_out est mis ₹
58
       à 1
                   clock_out <= '1';
          end if;
end if;
end if;
60
61
62
       end process;
       P2 : process(c1k2)
65
66
          if(clk2'event and clk2='1') then
  countc <= count(count'left downto 1);</pre>
```

```
69     end if;
70     end process;
71
72     P3 : count_out <= gray2bin(countc);
73
74
75     end a6;
76
77</pre>
```

## **Timing1 Results**

```
Setup:- 191
Required Time:= 809
Launch Clock:- 0
Data Path:- 522
Slack:= 287
```

### **Timing2 Results**

```
Setup:- 205
Required Time:= 1795
Launch Clock:- 0
Data Path:- 1795
Slack:= 1
```

From the above results, it can be deduced that with the use of registers to further optimize the code, the required time matches exactly with the datapath time which ultimately reduces the slack time. This is due to the fact that the registers provide quick and efficient access to storage.

### 6. Conclusion

The maximum frequency at which our frequency divider counter will be able to operate can be calculated as:

```
Maximum time = set up time + required time = (205 + 1795) ps = 2000 ps
So, the maximum frequency = \frac{1}{2000 \times 10^{-12}} = 500 MHz.
```