

Linkedin Github

### **APB**

- Advanced Peripheral Bus protocol
- One of the protocols of AMBA1
- Simple non-pipelined protocol
- Used for connecting peripherals with low-bandwidth requirements
- Optimized for minimal power consumption
- Single Master and multiple Slaves
- Buses can be upto 32 bits wide
- Separate buses for read and write but no separate handshake signals. So, data transfer cannot occur on both buses at the same time

2

### **Evolution of APB**

- ☐ AMBA 2 APB specification
  - Referred to as APB2
  - Defines 32 bit read and write transfers
- ☐ AMBA 3 APB Protocol specification 1.0
  - Referred to as APB3
  - Defines Wait States(PREADY) and Error Reporting(PSLVERR)
- ☐ AMBA 4 APB Protocol specification 2.0
  - Referred to as APB4
  - Defines Transaction Protection(PPROT) and Sparse Data Transfer(PSTRB)

# APB:Signals (1)

| SIGNAL  | DIRECTION                               | DESCRIPTION                                                                |
|---------|-----------------------------------------|----------------------------------------------------------------------------|
| PCLK    | Clock source → All APB Blocks           | Common clock which times all the transfers on the APB at its positive edge |
| PRESETn | Reset source → All APB Blocks           | Common active LOW reset signal that resets the system bus                  |
| PSELx   | Master → Slave                          | Each slave has a select signal. Indicates which slave is selected          |
| PADDR   | Master → Slave 32 bits wide Address Bus |                                                                            |
| PENABLE | Master → Slave                          | Enable signal that indicates 2nd cycle of a transfer                       |
| PWRITE  | Master → Slave                          | HIGH ⇒ Write transfer<br>LOW ⇒ Read transfer                               |



# APB:Signals (2)

| SIGNAL  | DIRECTION      | DESCRIPTION                                                                                   |  |
|---------|----------------|-----------------------------------------------------------------------------------------------|--|
| PWDATA  | Master → Slave | 32 bits wide write data bus which is driven during write cycles when PWRITE is HIGH           |  |
| PRDATA  | Slave → Master | 32 bits wide read data bus which is driven during read cycles when PWRITE is LOW              |  |
| PREADY  | Slave → Master | Indicates if the slave is ready for the completion of a transfer.  Used from APB3 and onwards |  |
| PSLVERR | Slave → Master | Indicates failure of a transfer when asserted HIGH. Used from APB3 and onwards                |  |
| PPROT   | Master → Slave | 3 bit bus which indicates protection level of the transaction. Used in APB4                   |  |
| PSTRB   | Master → Slave | Byte strobe for write operations. Used in APB4                                                |  |

### **APB:Master & Slave**





# **APB:Operating states**

#### 

Default state of APB

#### **SETUP**

- When a transfer is necessary, bus moves to SETUP state and selects the appropriate slave by asserting PSELx as HIGH.
- Bus remains in this state for 1 clock cycle and moves to ACCESS state on the next rising edge of the clock.
- During this transition, PADDR, PSELx, PWRITE and PWDATA must be stable.

#### ACCESS

 PENABLE is asserted HIGH. Depending on the value of PREADY, the next state is decided.



# **APB:Transfers (1)**





APB2 Read transfer

APB2 Write transfer

8

# **APB:Transfers (2)**





APB Read transfer with wait states

APB Write transfer with wait states

9

# **APB:Transfers (3)**





APB Read transfer with wait states and error response

APB Write transfer with wait states and error response

### **APB Write Strobes**

- ☐ Enables sparse data transfer on write data bus
- ☐ 4-bit signal PSTRB[3:0] one bit per byte of PWDATA
- ☐ Used only for write operations and ignored for read operations



Byte lane mapping

### **APB Protection Unit**

□ 3-bit signal PPROT[2:0] to indicate protection level of a transaction.

| Signal   | When LOW              | When HIGH          |
|----------|-----------------------|--------------------|
| PPROT[0] | Non-privileged access | Privileged access  |
| PPROT[1] | Secure access         | Non-secure access  |
| PPROT[2] | Data access           | Instruction access |

# **Design & Verification Enviornment**



# Design/DUT (1)

```
input pclk,
   input presetn,
   input [31:0] paddr,
                      // Address bus of size 32-bit
   input psel,
    nput penable,
    nput [7:0] pwdata,
                      // Write date of size 8-bit
    input pwrite,
   output reg [7:0] prdata, // Read date of size 8-bit
   output reg pready,
         pslverr
localparam [1:0] idle = 0, write = 1, read = 2;  // As slave FSM has 3-states
 reg [7:0] mem[16]; // Declared a memory of 8-bit with depth 16 since write and read data busses are of size 8-bit
 reg [1:0] state, nstate; //declared two state variables, one to hold the reset decoding logic & other to hold the value written by next state decoder
  bit addr err , addv err, data err; // addr range - should be less than 16
                                // addr val - be greater than or equal to 0 (Presence of x or z will be considered as an invalid value)
                                // data val - be greater than or equal to 0 (Presence of x or z will be considered as an invalid value)
always@(posedge pclk, negedge presetn) //to include asynchronours reset, we have both plck & presetn in the sesitivity list of always block
    if(presetn == 1'b0)
        state <= idle; // if presetn is low, we will be staying in the idle state.
        state <= nstate; // else we will be simply following value provided by next state decoder</pre>
always@(*) // this always block, predicts next state and it will also give out value for each output port
   begin //so we have 3 ouput port present in our slave i.e. prdata, pready & pslverr. so here we will be writing logic for prdata & pready in this FSM.
     case(state)
         idle:
               prdata = 8'h00; // in idle state prdata & pready both will have a default value of 0
               pready = 1'b0;
                   if (psel == 1'bl && pwrite == 1'bl) //we check whether user have started any valid transaction if psel=1
                      nstate = write; //then based on the value of pwrite i.e if pwrite=1 then we will write the data to the slave
                   else if (psel == 1'bl && pwrite == 1'b0)
                      nstate = read; // or if pwrite=0 then we will retun the data requested by user.
                      nstate = idle; // if any of the above is not true, we will be staying in the idle state.
```

# Design/DUT (2)

```
write: // Since we need to update the memory in write state, we check first that we have a valid second cycle of APB transfer
       if (psel == 1'bl && penable == 1'bl) // In the second cycle of APB transfer both psel=1 & penable=1
                if(!addr err && !addv err && !data err ) //here we checked that we donot have presence of any error in transaction
                       pready = 1'bl; // here we complete an apb transfer by making pready high
                       mem[paddr] = pwdata; // we also update the memory with the data provided by user on pwdata bus
                                   = idle; // And then we jump to idle state for next transaction
                       // else indicates we have a presence of error in the data provided by a user
                       nstate = idle;
                       pready = 1'bl; // here we still mark completion of transfer but at the same instance we will also be raising pslverr
read:
        if (psel == 1'bl && penable == 1'bl ) // here in read state we again check whether we have a valid second cycle of APB transfer
                if(!addr err && !addv err && !data err ) // //here we checked that we donot have presence of any error in transaction
                       pready = 1'bl; // here we complete an apb transfer by making pready high
                       prdata = mem[paddr]; //we return the data requested by user
                                   = idle; // And then we jump to idle state for next transaction
                       // else indicates we have a presence of error
                       pready = 1'bl; // here we still mark completion of transfer but at the same instance we will also be raising pslverr
                       prdata = 8'h00; //prdata we are forcing to '0', its not mandatory as per ABP transaction, so we can provide either '0' or 'X'
                       nstate
                                   = idle;
       nstate = idle; //default value for a state is idle
               = 8'h00; //default value for prdata is '0'
       pready = 1'b0; //default value for pready is '0'
```

# Design/DUT (3)

```
always@()
         if(paddr >= 0) //to detect the presence of an unknown values, we just need to see if paddr>=0, as it will be true in most of the valid values
           av t = 1'b0;
        else //but if it has presence of 'x' or 'z', the logic will trigger making value av t=1 indicating invalid address & if this is the case, we need to trigger addv err
reg dv_t = 0;
  always@()
        if (pwdata >= 0) //to detect the presence of an unknown values, we just need to see if pwdata>=0, as it will be true in most of the valid values
             //but if it has presence of 'x' or 'z', the logic will trigger making value dv t=1 indicating invalid address & if this is the case, we need to trigger data err
           dv t = 1'b1;
assign addr err = ((nstate == write || read) && (paddr > 15)) ? 1'bl : 1'b0; // we wait till we reach the second stage of APB transfer and if paddr>15, then addr err triggers
assign addv err = (nstate == write || read) ? av t : 1'b0; // we wait till we reach the second stage of APB transfer, in this case we will simply follow value of av t else '0'
assign data err = (nstate == write || read) ? dv t : 1'b0; // we wait till we reach the second stage of APB transfer, in this case we will simply follow value of dv t else '0'
assign pslverr = (psel == 1'bl && penable == 1'bl) ? ( addv err || addr err || data err) : 1'b0;
```

### **Transaction**

```
class transaction;
   rand bit [31:0] paddr;
   rand bit [7:0] pwdata;
   rand bit psel;
   rand bit penable;
   randc bit pwrite;
   bit [7:0] prdata;
   bit pready;
   bit pslverr;
   constraint addr c { paddr >= 0; paddr <= 15; } // Added constraint to restrit address within the small range as our memory defined earlier has depth of 16
   constraint data c { pwdata >= 0; pwdata <= 255; } // Added constraint to restrit data within the small range</pre>
   function void display(input string tag); // Added a user defined method display to display the value of all important data that we require to debug an entire verification enviorment
    $display("[%0s]: paddr:%0d pwdata:%0d pwrite:%0b prdata:%0d pslverr:%0b @ %0t",tag,paddr,pwdata, pwrite, prdata, pslverr,$time);
   endfunction
  endclass
```

#### Generator

```
class generator;
    transaction tr; //transaction object
    mailbox #(transaction) mbx; // mailbox to send the data to a driver
    int count = 0; // count is to define the no. of random stimuli that we plan to apply to a DUT
    event nextdry; ///driver completed task of triggering interface
    event nextsco; ///scoreboard completed its objective
    event done; // As soon as we send the required no. of stimuli requested by user, we will be triggering done event to stop our verification enviorment execution
    function new(mailbox #(transaction) mbx); // In custom constructor we will be taking an argument of mailbox working between generator 6 driver
    this.mbx = mbx;
    tr=new();
   endfunction;
    task run();
      repeat(count) // started the main task of generator , we call the repeat block with specified count
           assert(tr.randomize()) else %error("Randomization failed"); // called the randomize method, it will generate the random value for all the input ports
           mbx.put(tr); // used put() method of mailbox to send this data to the driver
           tr.display("GEN"); // called the display() method with 'GEN' tag, so it will display values of all data members along with tag 'GEN'
           @(nextdrv); // we wait for driver to complete its operation i.e. application of a stimuli to a DUT
           @(nextsco); //we also vait till scoreboard completes the process of comparing the response with an expected data
      ->done; // As soon as we send the required no. of stimuli requested by user we trigger a done event which leads to termination of our simulation
```

### Driver (1)

```
class driver;
54
55
          virtual abp if vif; // driver requires a virtual interface to get an access of a signal to which we will be applying a random stimuli that we recieve from generator
56
          mailbox #(transaction) mbx; // driver requires mailbox to recieve the data from generator
          transaction datac; // we also require transaction object to save the data recieve from a generator
58
59
          event nextdrv;
          function new(mailbox #(transaction) mbx);
             this.mbx = mbx;
63
          task reset(); // reset task will apply reset to our DUT
           vif.presetn <= 1'b0;</pre>
           vif.psel <= 1'b0;</pre>
           vif.penable <= 1'b0;</pre>
           vif.pwdata <= 0;</pre>
           vif.paddr <= 0;</pre>
           vif.pwrite <= 1'b0;</pre>
           repeat(5) @(posedge vif.pclk); // we keep our system reset for 5 edges of a pclk before we remove reset
           vif.presetn <= 1'bl;</pre>
           $display("[DRV] : RESET DONE");
           $display("------
```

# Driver (2)

```
task run();
 forever begin
   mbx.get(datac); // we called the get() method to recieve the data from the generator
   @(posedge vif.pclk); // we wait for arrival of a positive edge of a clk
   if (datac.pwrite == 1) // we will check if it is the write operation
        vif.psel <= l'bl;</pre>
        vif.penable <= 1'b0;</pre>
        vif.pwdata <= datac.pwdata;</pre>
        vif.paddr <= datac.paddr;</pre>
        vif.pwrite <= 1'bl; // this is how we specify the first cycle of an APB transfer</pre>
                                // then we wait for positive edge of pclk & then we make penable as '1'
        @(posedge vif.pclk);
        vif.penable <= 1'bl; // this marks second cycle of APB transfer</pre>
        @(posedge vif.pclk);
        vif.psel <= 1'b0;</pre>
        vif.penable <= 1'b0;</pre>
         vif.pwrite <= 1'b0; // So, after completion of an APB transfer we keep psel, penable & pwrite to a default value of '0'
         datac.display("DRV"); //display the data that we sent to a DUT, datac is the container where we stor the data that we recieve from a generator
         ->nextdrv;
   else if (datac.pwrite == 0) // we will check if it is the read operation
        vif.psel <= 1'bl;</pre>
        vif.penable <= 1'b0;</pre>
        vif.pwdata <= 0;</pre>
        vif.paddr <= datac.paddr;</pre>
        vif.pwrite <= 1'b0; // this is how we specify the first cycle of an APB transfer
              edge vif.pclk); // then we wait for positive edge of pclk & then we make penable as '1'
        vif.penable <= 1'bl; // this marks second cycle of APB transfer</pre>
        @(posedge vif.pclk);
        vif.psel <= 1'b0;</pre>
        vif.penable <= 1'b0;</pre>
         vif.pwrite <= 1'b0; // So, after completion of an APB transfer we keep psel, penable & pwrite to a default value of '0'
         datac.display("DRV"); //display the data that we sent to a DUT, datac is the container where we stor the data that we recieve from a generator
         ->nextdrv;
```

### **Monitor**

```
123
       class monitor;
124
125
           virtual abp if vif; // In monitor we need to capture the response of DUT, hence we required a virtual interface
126
            mailbox #(transaction) mbx; // mailbox to send the data to a scoreboard for comparision
            transaction tr:
129
            function new(mailbox #(transaction) mbx);
               this.mbx = mbx;
           task run();
            tr = new(); // we create an object of transaction
            forever
                  @(posedge vif.pclk); // we wait for the positive edge of the clock and wait till completion of our transfer
                  if (vif.pready) // so, APB transfer completion is mark when pready becomes high
                         tr.pwdata = vif.pwdata;
                         tr.paddr = vif.paddr;
                         tr.pwrite = vif.pwrite;
                         tr.prdata = vif.prdata;
                         tr.pslverr = vif.pslverr; // After APB transfer completion, we capture all of the data and all of the data is required in a scoreboard to compare with golden response
                         @(posedge vif.pclk);
                         tr.display("MON"); // then we trigger the display() method for transaction 'tr' with the tag as 'MON' and send this data to a scoreboard
                         mbx.put(tr);
```

### **Scoreboard**

```
class scoreboard;
    mailbox #(transaction) mbx;
    transaction tr;
    event nextsco;
    bit [7:0] pwdata[16] = '{default:0}; // Here since we are working on a memory s we have declared an array which is capable of carrying 8-bit data and the depth is 16
    bit [7:0] rdata;
    int err = 0;  // Added this variable to store an error count
    function new(mailbox #(transaction) mbx);
   task run();
     forever
           mbx.get(tr); // Here firstly we are recieving the data from monitor
           tr.display("SCO");
           if( (tr.pwrite == 1'bl) && (tr.pslverr == 1'b0)) ///write access
                  pwdata[tr.paddr] = tr.pwdata;
                  $display("[SCO] : DATA STORED DATA : %0d ADDR: %0d",tr.pwdata, tr.paddr);
           else if((tr.pwrite == 1'b0) && (tr.pslverr == 1'b0)) ///read access
                  rdata = pwdata[tr.paddr];
                  if( tr.prdata == rdata)
                     $display("[SCO] : Data Matched");
                  else // else inditates neither write nor read therefore data is mismatched & therefore error variable is also incremented in this case.
                        $display("[SCO] : Data Mismatched");
           else if (tr.pslverr == 1'bl) // if we have an pslverr, then we simply mention the message that SLV ERROR DETECTED
                  $display("[SCO] : SLV ERROR DETECTED");
```

### **Enviornment**

```
generator gen;
driver drv;
monitor mon;
scoreboard sco;
 event nextgd; ///gen -> drv
 event nextgs; /// gen -> sco
mailbox #(transaction) gdmbx; ///gen - drv
mailbox #(transaction) msmbx; /// mon - sco
 virtual abp_if vif;
 function new(virtual abp_if vif); // As we need to create instance of all of the components in the enviornment
   gdmbx = new();
gen = new(gdmbx);
drv = new(gdmbx);
    msmbx = new();
    mon = new(msmbx);
    sco = new(msmbx);
    this.vif = vif;
    drv.vif = this.vif;
    mon.vif = this.vif;
    gen.nextsco = nextgs;
    sco.nextsco = nextgs;
    gen.nextdrv = nextgd;
    drv.nextdrv = nextgd;
 task pre_test();
                 // In pre_test(), we apply reset to our DUT
   drv.reset();
task test(); // In main test(), we will call the main task of generator, driver, monitor & scoreboard
       gen.run();
       drv.run();
       mon.run();
       sco.run();
task post test(); // In post_test(), we will wait till event 'done' is triggered & event 'done' of generator will rigger when we send the requested no. of stimulus (as it depends on count)
$display("---Total number of Mismatch : %Od-----",sco.err); // As 'done' triggers we will be displaying the total no. of mismatch i.e. printing the value of error count in scoreboard
$finish();
task run()
post_test();
```

### **Testbench Module**

```
abp if vif(); // We have added an interface, forms the connection of an interface signal to a DUT
           apb s dut ( vif.pclk, vif.presetn, vif.paddr, vif.psel, vif.penable, vif.pwdata, vif.pwrite, vif.prdata, vif.pready, vif.pslverr );
            initial // Generate the clock
274
                 vif.pclk <= 0;</pre>
276
            always #10 vif.pclk <= ~vif.pclk;
           environment env;
            initial
                 env = new(vif);
                 env.gen.count = 20; // Specified the count of stimuli to be 20
284
                 env.run(); // Then we just called the main task of an enviornment
                 $dumpfile("dump.vcd");
                  $dumpvars;
```

Design & Verification of APB Protocol Code: Github

