# Report on Implementation of Fast Multiplication Routines in Fortran

B.Sc. Adam Kosiorek, M.Sc. Nils Zander

Abstract—This report describes the derivation of performance models and development of fast matrix multiplication routines in Fortran for Intel Xeon E5-2690 Sandy Bridge CPU for the ADHOC++ project.

#### I. INTRODUCTION

THE majority of numerically intensive software projects can be reduced on the lowest level to linear algebra problems. It is hardly surprising that the main suite of tools for them - Basic Linear Algebra Subroutines (BLAS) - is amongst the most heavily optimized software packages out there. Using advanced data distribution and load balancing techniques, it leverages data locality and various levels of parallelism to boost performance. Many BLAS implementations are, however, ill-suited for small sized problems. As shown later, Intel MKL – arguably the fastest implementation for x86 CPUs [1] - is easily outperformed by the most naïve general matrix-matrix multiplication code when inputs are not big enough. In many cases it is therefore possible and necessary to devise custom matrix multiplication routines optimized for smaller problems. We develop performance model and optimized code for the following cases of matrixmatrix multiplication:

$$C = Ax + C \tag{1}$$

where  $C \in \mathcal{R}^{N \times K}$ ,  $A \in \mathcal{R}^{N \times M}$ ,  $x \in \mathcal{R}^{M \times K}$  and  $N \in \mathcal{N}^+$ ,  $K \in \{1, 2, 3\}$ 

# II. PERFORMANCE MODEL

Theoretical performance models, while not perfectly accurate, can hugely benefit development of optimized numerical programming routines by providing a maximum performance estimate as a goal to strive for. Maximum theoretical performance can be computed by:

$$P_{peak} = IPC \cdot FPI \cdot Frequency \tag{2}$$

where IPC - instructions per cycle, FPI - floating point operations per instruction, Frequency - CPU's frequency. Intel Xeon E5-2690 operates with the frequency of 2.9 GHz and is capable of executing 1, 2 or 4 FPI, depending on the operation mode (Scalar, SSE, AVX). IPC depends on the numerical algorithm or the average number of floating point instructions executed per cycle to compute a single element of the output matrix. To derive IPC and  $P_{peak}$ , we refer to table I, which lists instructions that can be executed in one cycle by the Sandy Bridge CPU and to table II, which depicts number of each low level instructions needed to be executed to compute one entry of C matrix. Finally, table III summarizes

results. It is obvious that our case can hugely benefit from AVX operation mode.

1

TABLE I LOW LEVEL INSTRUCTIONS PER CYCLE.

| Instruction | Scalar | AVX |
|-------------|--------|-----|
| load        | 1 or 2 | 1   |
| store       | 1 or 0 | 0.5 |
| multiply    | 1      | 1   |
| add         | 1      | 1   |

$$K = 1: C(i,1) = C(i,1) + A(i,1) \cdot x(1,1)$$
 (3)

$$K = 2: C(i,1) = C(i,1) + A(i,1) \cdot x(1,1) + A(i,2) \cdot x(2,1)$$
(4)

$$K = 3: \quad C(i,1) = C(i,1) + A(i,1) \cdot x(1,1) \\ + A(i,2) \cdot x(2,1) \\ + A(i,3) \cdot x(3,1)$$
 (5)

TABLE II LOW LEVEL INSTRUCTIONS REQUIRED TO COMPUTE ONE ENTRY OF C

| K | load | store | multiply | add |
|---|------|-------|----------|-----|
| 1 | 2    | 1     | 1        | 1   |
| 2 | 3    | 1     | 2        | 2   |
| 3 | 4    | 1     | 3        | 3   |

TABLE III
FLOATING POINT INSTRUCTIONS PER CYCLE AND PEAK THEORETICAL PERFORMANCE FOR SCALAR AND AVX MODES.

|   | IPC    |      | $P_{peak}$ [GFlops] |       |
|---|--------|------|---------------------|-------|
| K | Scalar | AVX  | Scalar              | AVX   |
| 1 | 1      | 1    | 2.9                 | 11.60 |
| 2 | 2      | 1.33 | 5.8                 | 15.47 |
| 3 | 2      | 1.5  | 5.8                 | 17.40 |

# III. IMPLEMENTATION AND RESULTS

Fortran is the programming language traditionally used to implement high performance numerical algorithms. One reason is that it makes stronger assumptions about memory layout of variables than *e.g.* the C language, thus making

vectorization easier. We decided to use Intel's Fortran compiler ifort, which often produces faster code than GNU's gfortran [2], but also provides easier to read and more complete optimization feedback. To use AVX instructions, we can rely on one of the following: (1) use compiler intrinistics or (2) write standard Fortran code in a way that enables automatic vectorization. The following sections describe constraints and counter-measures that enabled successful vectorization.

#### A. Memory Layout and Iteration

Fortran assumes column-major memory layout, that is, a single column of a matrix is comprised of elements adjacent in memory. In our case, the routines are executed from C/C++, which assumes row-major memory layout. Normally, that would require declaration of transposed matrices in Fortran: e.g. double A[sizeA1][sizeA2] in C/C++ would become DOUBLE PRECISION A(sizeA2, sizeA1) in Fortran. Efficient multiplication, however, requires iteration along rows of the original matrices, which transfers to impossible to vectorize (i.e. Scalar mode) iteration along the innermost dimension in Fortran. Thus, we resort to computing indices manually and declaring matrices as one dimensional vectors i.e. DOUBLE PRECISION A(sizeA1 · sizeA2).

This approach improves performance, but is still slow when compared to  $P_{peak}$ . A closer inspection of Assembly code reveals that AVX instructions are used, but inefficiently for M>1. To understand it, we have to explicitly look at the data layout in memory. Equation 6 represents the case of M=3 as seen in Fortran (vector C omitted for brevity).

$$x^{T}A^{T} = \begin{pmatrix} x_{1} & x_{2} & x_{3} \end{pmatrix} \begin{pmatrix} a_{1,1} & a_{1,2} & a_{1,3} & \cdots \\ a_{2,1} & a_{2,2} & a_{2,3} & \cdots \\ a_{3,1} & a_{3,2} & a_{3,3} & \cdots \end{pmatrix}$$
(6)

Here, elements  $a_{1,i}$ ,  $a_{2,i}$ ,  $a_{3,i}$  are contiguous in memory. Since AVX operates on 4 elements at once and only 3 elements are available, one element would have to be discarded. Compiler, therefore, chooses another way by unrolling the multiplication loop four times and vectorizing along the rows of the matrix. Now, four elements of C can be computed in three steps (using  $a_{1,i:i+4}$  first,  $a_{2,i:i+4}$  next and finally  $a_{3,i:i+4}$ ). An unevitable performance loss occurs due to the elements  $a_{j,i:i+4}$  being non-contiguous, so they have to be loaded one by one into the AVX register.

$$Ax = \begin{pmatrix} a_{1,1} & a_{1,2} & a_{1,3} \\ a_{2,1} & a_{2,2} & a_{2,3} \\ a_{3,1} & a_{3,2} & a_{3,3} \\ \vdots & \vdots & \vdots \end{pmatrix} \begin{pmatrix} x_1 \\ x_2 \\ x_3 \end{pmatrix}$$
(7)

The opposite situation occurs with the transposed version of the problem, as shown in equation 7. Again, computation of one element of the  $\mathcal{C}$  vector would be inefficient, because one entry would have to be discarded from the AVX register. When unrolled 4 times, however, vectorization can proceed along memory-contiguous columns. Packed AVX load instructions lead to higher performance.

# B. Data Alignment

Another limiting factor is memory alignment. High performance AVX instructions can be used only when data are aligned at appropriate memory boundaries. Even if that is the case, the compiler cannot be sure if every possible input will be memory-aligned. One way to ensure it is to use inline compiler directives, in this case: !DEC\$ VECTOR ALIGNED just before vector references.

# C. Data Dependency - Read after Write

Listing 1 contains the Read after Write dependency. It prevents vectorization, since the same element in memory is referenced multiple times. One possible solution is to introduce a local variable that would accumulate the results and store it in  $C(\dot{\bot})$  only once as in listing 2. The compiler than unrolls the outer loop with the code from listing 2 and vectorizes the result.

```
Listing 1. Read after Write dependency. 

DO i = 1, 3
C(i) = C(i) + A(index + i) * x(i)
FND DO
```

Listing 2. Read after Write dependency resolved.

```
sum = 0

DO i = 1, 3

sum = sum + A(index + i) * x(i)

END DO

C(i) = C(i) + sum
```

This optimization is relevent only to the normal (*i.e.* non-transposed) setting.

# D. Results

Achieved results, summarized in table IV, are not perfect and are true only for matrices small enough to fit in L2 cache. Divergence of theoretical and achieved results might stem from the fact that we did not consider memory bandwidth or cache effects. They also suggest that using transposed matrix A might be extremely beneficial in terms of speed. Even performing transposition before multiplication could be justified when a number of different x vectors is to be multiplied. Figures 1, 2 and 3 compare performance of multiplication routines of the normal and transposed cases with Intel's MKL. MKL's functions cblas\_daxpy was used for [1x1] case and cblas\_dgemv for cases [2x1] and [3x1].

TABLE IV
ACHIEVED RESULTS AND COMPARISON WITH THEORETICAL PEAK
PERFORMANCE

| K     | $P_{achieved}$ [Gflops] | $P_{achieved}/P_{peak}$ |
|-------|-------------------------|-------------------------|
| 1     | 9.17                    | 0.79                    |
| 2     | 9.64                    | 0.62                    |
| 3     | 7.15                    | 0.41                    |
| $2^T$ | 11.89                   | 0.77                    |
| $3^T$ | 13.96                   | 0.8                     |

#### REFERENCES

- [1] Intel Math Kernel Library: https://software.intel.com/en-us/intel-mkl
- [2] Intel Parallel Studio XE 2015 Product Brief: https://goo.gl/vc5eYo



Fig. 1. Performance of C = Ax + C, where  $x \in \mathcal{R}$ 



Fig. 2. Performance of C = Ax + C, where  $x \in \mathcal{R}^{2 \times 1}$ 



Fig. 3. Performance of C = Ax + C, where  $x \in \mathbb{R}^{3 \times 1}$