# Break your team into 2 teams of 2

- There are two exercises specified in Ex17
- One is A2D\_intf (an interface to the A2D converter on the board that uses your SPI\_mstr)
- The other is the creation and test of the PID block
- One sub-team works on A2D\_intf and one works on PID.

#### A2D Interface

In HW3 you produced a SPI master (**SPI\_mstr.sv**). We are now going to use that block to make an interface to the A2D converter on the DE0-Nano board that will read the torque sensor, the motor current level and a few other things.

The A2D converter has 8 analog channels it can convert, so obviously the channel is specified by a 3-bit field. We will use four of the channels. This module will perform "round robin" conversions on 4 A2D channels we are using.

| A <sub>2</sub> D<br>Channel: | Purpose (what this channel measures)                                                         |
|------------------------------|----------------------------------------------------------------------------------------------|
| 000                          | Read battery voltage                                                                         |
| 001                          | Current the motor is drawing                                                                 |
| 011                          | Brake lever position (even though we get an analog reading we use this in a digital manner). |
| 100                          | Crank spindle torque sensor. (how much "force" is rider putting into the pedals)             |

You will be producing a module called **A2D\_intf.sv** with the following interface:

| Signal:      | Dir: | Description:                                   |  |
|--------------|------|------------------------------------------------|--|
| clk, rst_n   | in   | clock and asynch active low reset              |  |
| batt[11:0]   | out  | Battery voltage result (channel 0)             |  |
| curr[11:0]   | out  | Current motor is consuming (channel 1)         |  |
| brake[11:0]  | out  | Brake lever position (channel 3).              |  |
| torque[11:0] | out  | Crank spindle torque sensor (channel 4)        |  |
| SS_n         | out  | Active low slave select (to A2D)               |  |
| SCLK         | out  | Serial clock to the A2D                        |  |
| MOSI         | out  | Master Out Slave In (serial data to the A2D)   |  |
| MISO         | in   | Master In Slave Out (serial data from the A2D) |  |

This unit will be instantiating a copy of your **SPI\_mstr.sv** to interface with the A2D which is a SPI based peripheral

Our use of the A2D converter will involve two 16-bit SPI transactions nearly back to back (separated by 1 system clock cycle).

The first transaction here is sending a 0x0800 to the A2D over MOSI. The command to request a conversion is  $\{2'b00, channel[2:0], 11'h000\}$ . The upper 2-bits are always zero, the next 3-bits specify 1 of 8 A2D channels to convert, and the lower 11-bits of the command are zero. Therefore, the 0x0800 in this example represents a request for channel 1 (motor current)

For the next 16-bit transaction the data sent over MOSI to the A2D does not matter that much. We are really just trying to get the data back from the A2D over the MISO line.

**NOTE:** you need at least a 1 clock cycle pause between the completion of the first SPI transaction and the initiation of the second.



One state in your SM will just be to pause 1 clock between SPI transactions

**Not shown** here is a 14-bit counter. The SM only kicks off a conversion once every  $328\mu s$ . There are 4 conversions to the round. So the period for any given sensor is 1.3ms



# Exercise 17: (A2D\_intf.sv) (Testing)

A model of the A2D converter is provided on the course website (**ADC128S.sv**). Download this and make a test bench that incorporates your A2D\_intf and ADC128S.



**NOTE:** The general return for ADC128S is:

**OxCOO – OxO10\*num\_readings + OxOOX** where X is the channel requested. Since A2D\_intf reads channels 0,1,3,4 we would expect the first 4 values to be 0xCOO, 0xBF1, 0xBE3, and 0xBD4. Then the next round would give 0xBCO, 0xBB1, 0xBA3 and 0xB94

#### Exercise 17: (A2D\_intf.sv) (Testing by Mapping to "real thing")

It is possible to write Verilog for the **SPI\_mstr** that works in ModelSim with the provided **ADC128S** model, but still not have it work in "real life". Now you will map your A2D\_intf design to the DE0-Nano and test it on the test platform boards.



A2D\_test.sv, A2D\_test.qpf, and A2D\_test.qsf are all provided.

### Exercise 17: (A2D\_intf.sv) (Testing by Mapping to "real thing")

| Selecting: | Expected reading:                                                                                      |
|------------|--------------------------------------------------------------------------------------------------------|
| batt       | Somewhere in the 0xAC to 0xB8 vicinity                                                                 |
| curr       | Lowthe motor is not running so perhaps in the 0x00 to 0x04 region                                      |
| brake      | 0xFF normally. Should go low 0x00 when you push the brake button                                       |
| torque     | There is a slide pot connected to this one. When you vary the slide pot you should see the value vary. |

Use Quartus and map A2D\_test to a DE0-Nano on the test platform



### **Exercise 17: (PID Controller)**



- Integration is nothing more than summing over time, so this is implemented with an accumulator
- A derivative can be approximated by how much a value changed over a given period of time, so this can be implemented by keeping track of previous values of **error**, and subtracting them from the current value of **error**.

# Exercise 17: (PID Controller) (P\_term & I\_term)

- The **P\_term** is the **error** times a constant. It turns out our constant is 1.
- For the addition of P,I,&D we need 14-bit quantities so *P\_term* can simply be assigned to be a 14-bit sign extended version of *error*.
- The integrator is simply an accumulator accumulating error over time.

  P-term = Sign extended

  error



Integrating accumulator is 18bits wide and is not allowed to go negative. If new value would be negative we clip it to zero. Using bit 17 of the adder and bit 16 of the current accumulator we can determine if positive overflow is occurring. If so we saturate to 0x1FFFF.

The integrator cannot be allowed to integrate much faster than the system can respond. We only allow accumulation 48 times a second.

When the rider stops pedaling there is a decent chance the I\_term was "wound up". When they resume pedaling we cannot start with a wound up integrator. It must be cleared.

# Exercise 17: (PID Controller) (D\_term)



For us  $\Delta t$  is  $3/48^{th}$  of a second. So our derivative is simply proportional to the current reading of **error** minus a stored sample from three readings ago (sampled at  $1/48^{th}$  intervals). There is no reason to divide by  $\Delta t$  since it is a constant and we need to scale the number anyway. This result is saturated to a 9-bit number and then multiplied by a factor of 2. (Remember what you learned in 352 about multiplying by a power of 2)



We sum the 3 terms together to form a 14-bit signal **PID**. **drv\_mag** is an unsigned numbers (e-bikes don't assist you to go in reverse). Is it possible for PID to be negative? Possibly, **P\_term** and **D\_term** could be negative while **I\_term** was small. If **PID** is negative we clip it to zero. If **PID** exceeds 0xFFF we saturate it to 0xFFF.

**drv\_mag** is the signal that goes to **mtr\_drv** and is eventually converted to a PWM signal to control motor drive magnitude.

In addition to what was shown in these slides the PID block needs a timer to determine 1/48<sup>th</sup> sec intervals.

#### Exercise 17: (PID Controller)

| Signal:       | Dir: | Description:                                |
|---------------|------|---------------------------------------------|
| clk           | In   | 50MHz clock                                 |
| rst_n         | In   | Active low asynch reset                     |
| error[12:0]   | In   | 13-bit signed error                         |
| not_pedaling  | In   | Asserted if rider is not pedaling           |
| drv_mag[11:0] | Out  | Unsigned output that determines motor drive |

Implement **PID.sv** with this interface and the functionality outlined in the previous slides

**NOTE:** The integrator and the previous D\_terms are not updated every clock. In fact at 1/48<sup>th</sup> of a second there is a little over a million clocks between their updates. This concept of updating a sample only one out of many clocks is often referred to as decimation. So...call the counter you use for this **decimator**.

When you are done with your first pass at implementing PID advance to the next slide to see a modification needed, and how to test it.

#### Exercise 17: (PID Controller) (Simulation & Testing)

**NOTE:** OK...so you should have figured out by now that the **decimator** (1/48<sup>th</sup> second) counter had to be 20-bits wide. So the integrator and D\_terms are only updating once every million clocks. In real life a million clocks happens quick (1/48<sup>th</sup> of a second). But in simulation a million clocks takes a while. To simulate PID loop closure we need to speed up simulation

Introduce a **parameter** called **FAST\_SIM** (defaulted to 0) to PID. Introduce a signal called **decimator\_full.** If **FAST\_SIM** is true **decimator\_full** will be simply the lower 15-bits of **decimator** are full. Otherwise all 20 bits **of generate if** (FAST\_SIM)

A generate if statement is handy for this.

```
generate if (FAST_SIM)
  assign decimator_full = &decimator[14:0];
else
  assign decimator_full = &decimator;
endgenerate
```

Modify your code as outline here. Update the integrator and D\_term registers only when **decimator\_full** is true. When you simulate your testbenches pass FAST\_SIM = 1 to PID to speed up simulations.

Now you are ready to simulate. Since I am a really nice guy I provided a model of the "plant" you can use to simulate and test your PID. Download **plant\_PID.sv** from the canvas site.

# Exercise 17: (PID Controller) (Simulation & Testing)



**plant\_PID** is a simple model of that produces an **error** signal into your PID DUT and adjusts **error** over time from **drv\_mag**. It also produces a **not\_pedaling** signal, and a signal for when the test is over. In short it is darn near magical.

All you have to do is hook it up as shown in a test bench that simply applies clock and reset, and waits for **test\_over** to assert.



If you plot the above signals as analog they should look as shown. **drv\_mag**, **desired\_drv** (inside plant), and **avg\_curr** (also inside plant) are unsigned. **error** is signed.

**Submit:** PID.sv, PID\_tb.sv, and an image showing your waveforms looked similar to this.