### **Combinational Circuit**

Logical Gates and Karnaugh Map

Ver. 3.1

Professor: Yang Peng

#### **Topics**

- Logic and Gates
  - From circuit to logic
  - From logic to circuit
- Canonical Forms
  - Sum of products
  - Product of sums
- Karnaugh Maps and Boolean Equation

Berger: Ch 1, 2, and 3

Null: Ch 3

# Analog vs. Digital Circuits

#### **Analog**

Values: Any level probably between 0 and 5 volts



• Signal Transmission



#### **Digital**

Values: Two states



• Signal Transmission



• Example



# **Basic Logical Gates**

| Name | Graphical Symbol      | Algebraic<br>Function          | Truth Table                               |
|------|-----------------------|--------------------------------|-------------------------------------------|
| AND  | A F                   | F = A • B<br>or<br>F = AB      | A B F<br>0 0 0<br>0 1 0<br>1 0 0<br>1 1 1 |
| OR   | $A \longrightarrow F$ | F = A + B                      | A B F<br>0 0 0<br>0 1 1<br>1 0 1<br>1 1 1 |
| NOT  | A—F                   | $F = \overline{A}$ or $F = A'$ | A F<br>0 1<br>1 0                         |
| NAND | A B F                 | $F = \overline{AB}$            | A B F<br>0 0 1<br>0 1 1<br>1 0 1<br>1 1 0 |
| NOR  | A B F                 | $F = \overline{A + B}$         | A B F 0 0 1 0 1 0 1 0 0 1 1 0             |
| XOR  | A B F                 | F = A⊕B                        | A B F 0 0 0 0 1 1 1 0 1 1 1 0             |

In general, integrated circuits consist of these basic logical gates, in a tiny format.





#### More Logical Gates



#### **AND**

#### DM74LS08 Quad 2-Input AND Gates



**Function Table** 

Y = AB

| Inp | uts | Output |
|-----|-----|--------|
| A   | В   | Y      |
| L   | L   | L      |
| L   | н   | L      |
| Н   | L   | L      |
| н   | Н   | H      |

#### OR

#### DM74LS32 Quad 2-Input OR Gates



**Function Table** 

Y = A + B

| Inputs |   | Output |
|--------|---|--------|
| A      | В | Y      |
| L      | L | L      |
| L      | Н | н      |
| H      | L | н      |
| Н      | Н | н      |

#### **NOT**

#### DM74LS04 Hex Inverting Gates



#### **Function Table**

 $Y = \overline{A}$ 

| Input | Output |
|-------|--------|
| A     | Y      |
| L     | Н      |
| н     | L      |

# Boolean Algebra and Logical Gates

#### Axiom

| A1          | if A \$0, A=1<br>if A \$1, A=0 |          |      | A4      | 0 · / = / · 0 = 0<br>/ + 0 = 0 + 1 = 1 | 0     | / <del></del> / |
|-------------|--------------------------------|----------|------|---------|----------------------------------------|-------|-----------------|
|             |                                | 0        |      |         | 770-071-1                              |       |                 |
| $A \propto$ | $0 \cdot 0 = 0$ $1 + 1 = 1$    | o =D-0   | 1521 | A.5     | $\overline{I} = 0$                     | Λ ο   | c N- 1          |
| l           | 1+1=1                          |          | , —  | , , , , | T = 0<br>0 = 1                         | 1-0-0 | 0 ->0-1         |
| Λ >         | 5 7 - 9                        | <u> </u> |      |         |                                        |       |                 |
| 42          | $1 \cdot 1 = 1$<br>0 + 0 = 0   | (        | 0)   |         |                                        |       |                 |

| Th | ieorem                                                  |             |                                                          |     |                                      |            |              |
|----|---------------------------------------------------------|-------------|----------------------------------------------------------|-----|--------------------------------------|------------|--------------|
| TI | A·B = B·A Commutative 1<br>A+B = B+A                    | law A D A B | $ \begin{array}{c} A \\ B \end{array} $ $ A \uparrow B $ | Т4  | A · O = O<br>A + I = I               | A D-0      | 1            |
|    |                                                         | В — В · А   | B - B + A                                                | Τ5  | A · 1 = A<br>A + 0 = A               | ^_D-A      | ^ <b>→</b> A |
| T2 | (AB) C = A(BC)<br>(A+B)+(= A+(B+C)<br>Associative Law   | A A·B       | A — ArB                                                  | Т6  | A = O Complement Law<br>A + A = 1    | A c        | A - D - 1    |
|    |                                                         | A DECD-     | A B+c B+c                                                | Т7  | A · A = A Square Law<br>A + A = A    | A - [] - A | A - C D- A   |
| T3 | (A+B)(A+C) = A+BC<br>AB+AC = A(B+C)<br>Distribution Law | A CO        | CDD.                                                     | T8- | A(A+B) = A Absortion Lau<br>A+AB = A | v A 55-A   | A 5000 A     |
|    |                                                         | A<br>B<br>C | A - 11                                                   | Τ9  | $(\overline{A}) = A$ Double Negation | A Do Ā     | A            |

#### W

### De Morgan's Law



# Please Review Boolean Algebra!

Null's Chapter 3
Berger's Chapter 3

# From Circuit to Boolean Logic

• We can easily interpret the function (logic) of a given circuit.



# HOW TO BUILD A CIRCUIT WITH SOME GIVEN LOGIC?

# From Boolean Equation to Circuit

$$f_1 = \overline{A} + B(\overline{C} + \overline{B})$$
  $f_2 = (\overline{A} + B)(\overline{B} + C) + (AB + C)$ 





### Designing a Digital System

We can use the concept of a **Truth Table** as a design tool



3 X 8 line decoder

 Suppose that we want to design a digital system, such as the above "line decoder" (used for line selection)

$$abc = 000 \rightarrow D0 = 1$$
  $abc = 100 \rightarrow D4 = 1$   
 $abc = 001 \rightarrow D1 = 1$   $abc = 101 \rightarrow D5 = 1$   
 $abc = 010 \rightarrow D2 = 1$   $abc = 110 \rightarrow D6 = 1$   
 $abc = 011 \rightarrow D3 = 1$   $abc = 111 \rightarrow D7 = 1$ 

#### Design a Circuit

- Designing a digital system starts from designing a chip, which consists of a few logic gates (simple or combinational)
- Gates are composed of, Inputs, Outputs and Logic Gates (the tree atomic gates, AND, OR, NOT)
- How to start?
- 1. Based on the purpose of the system, decide the **number of inputs** and the **number of outputs** (inputs and outputs are binary: on / off)
  - Figure out how many bits needed for input and output
- 2. Draw a truth table for each input combination and output combination
  - For example, how many combinations for three bits of input? Derive a Boolean equation for each output
- 3. Derive a Boolean equation for each output and connect inputs to out using logic gates
- **4. Test** if your circuit matches with the design the logic in truth table



# Design a 3 x 8 Line Decoder (1)

- 1. Decide the number of inputs and the number of outputs
  - Three bits for input, eight bits for output



3 X 8 line decoder

# Design a 3 x 8 Line Decoder (2)

2. Draw a truth table for each input combination and output combination

$$abc = 000 \longrightarrow D0 = 1$$

$$abc = 001 \longrightarrow D1 = 1$$

$$abc = 010 \longrightarrow D2 = 1$$

$$abc = 011 \longrightarrow D3 = 1$$

$$abc = 100 \longrightarrow D4 = 1$$

$$abc = 101 \longrightarrow D5 = 1$$

$$abc = 110 \longrightarrow D6 = 1$$

$$abc = 111 \longrightarrow D7 = 1$$

| а | b | С | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

# Design a 3 x 8 Line Decoder (3)

3. Derive a Boolean equation for each output and connect inputs to out using logic gates

$$D0 = \sim a \sim b \sim c$$

$$D1 = \sim a \sim b c$$

$$D2 = \sim a b \sim c$$

$$D3 = \sim a b c$$

$$D4 = a \sim b \sim c$$

$$D5 = a \sim b c$$

$$D6 = a b \sim c$$

$$D7 = abc$$



# Design a 3 x 8 Line Decoder (4)

#### 4. Test! (Use Logisim)

abc = 
$$000 \rightarrow D0 = 1$$
  
abc =  $001 \rightarrow D1 = 1$   
abc =  $010 \rightarrow D2 = 1$   
abc =  $011 \rightarrow D3 = 1$   
abc =  $100 \rightarrow D4 = 1$   
abc =  $101 \rightarrow D5 = 1$   
abc =  $110 \rightarrow D6 = 1$   
abc =  $111 \rightarrow D7 = 1$ 



#### Canonical Form: Sum of Products



#### Canonical Form: Product of Sums



#### Circuit Design: Sum of Products

- Circuit Design Steps
  - Create a truth table.
  - Identify all products that output 1 or "H".
  - Create a sum-of-products form.
  - Design the corresponding logical circuit with ANDs and ORs.
- Disadvantages
  - Many ANDs
  - Many inputs to the OR
- Logic Simplification
  - Convert a truth table into a Karnough map.
  - Group neighboring products.

#### Design a 3-input majority circuit.

| _ | • |   | • |      |
|---|---|---|---|------|
| С | В | A | F |      |
| 0 | 0 | 0 | 0 |      |
| 0 | 0 | 1 | 0 |      |
| 0 | 1 | 0 | 0 |      |
| 0 | 1 | 1 | 1 | AB~C |
| 1 | 0 | 0 | 0 |      |
| 1 | 0 | 1 | 1 | A~BC |
| 1 | 1 | 0 | 1 | ~ABC |
| 1 | 1 | 1 | 1 | ABC  |

$$F = AB^{C} + A^{BC} + ABC + ABC$$



### Karnaugh Maps

- We want to systematically derive a Boolean equation from a truth table
- The Karnaugh Map (pronounced "car know") is a graphical method of simplifying the "Sum of Products" truth table
- Based upon Boolean algebra simplification AB + A~B = A
  - Why?
    - Third Law of Complementation: **B** + ~**B** = **1**
    - Finally: **A·1** = **A**
- Therefore

$$AB + A^{\sim}B = A (B + ^{\sim}B) = A \cdot 1 = A$$

• <a href="http://sourceforge.net/projects/k-map/files/k-map/0.4/Kmap-04-setup.exe/download">http://sourceforge.net/projects/k-map/files/k-map/0.4/Kmap-04-setup.exe/download</a>

#### Karnaugh Map – Creation

- Rules for building a Karnaugh Map of a truth table
  - Rule 1: For each output, you must build one k-map
    - E.g., for the 3 x 8 line decoder, we need eight k-maps
  - Rule 2: For each k-map, # cells = # of combinations of input variables
    - The number of cells = 2<sup>(NUMBER OF INPUT VARIABLES)</sup>
    - For example,
      - 3 input variables: A, B, C =  $2^3$  = 8 cells
      - 4 input variables: A, B, C, D =  $2^4$  = 16 cells
      - 5 input variables: A, B, C, D, E =  $2^5$  = 32 cells
  - Rule 3: The horizontal and vertical axes are labeled such that only one variable changes from complemented to un-complemented ( or vice versa) as you go across or down
    - The first and last cells in a row or in a column are considered adjacent to each other

# Example: Karnaugh Map Creation

#### K-Map for 3 input variables



#### K-Map for 4 input variables



#### K-Map for 5 input variables



#### Note:

- 1- The colored lines are actually adjacent to each other
- 2- The corner cells are adjacent
- 3- The variables are organized so that only one variable changes as you go from cell to cell, including the opposite ends
- 4- Diagonals are not adjacent

# Example: Karnaugh Map Creation 2

Convert a truth table (w/ 2-4 inputs) into a Karnaugh map







| _ |     | Jut   | 3   |   |
|---|-----|-------|-----|---|
| Α | В   | С     | D   | Р |
| 0 | 0   | 0     | 0   | 0 |
| 0 | 0   | 0     | 1   | 1 |
| 0 | 0   | 1     | 0   | 0 |
| 0 | 0   | 1     | 1   | 0 |
| 0 | 1   | 0     | 0   | 0 |
| 0 | 1   | 0     | 1   | 0 |
| 0 | 1   | 1     | 0   | 1 |
| 0 | 1   | 1     | 1   | 1 |
| 1 | 0   | 0     | 0   | 1 |
| 1 | 0   | 0     | 1   | 1 |
| 1 | 0   | 1     | 0   | 0 |
| 1 | 0   | 1     | 1   | 0 |
| 1 | 1   | 0     | 0   | 1 |
| 1 | 1   | 0     | 1   | 0 |
| 1 | 1   | 1     | 0   | 0 |
| 1 | 1   | 1     | 1   | 1 |
|   | tru | th ta | ble |   |

4 inputs



1.Construct one Karnaugh Map for each output variable in the truth table

2.Place a "1" in every cell that has a 1 in the corresponding row of the truth table

### Design a 3 x 8 Line Decoder

Derive a Boolean equation for each output

#### K-Map for 3 input variables

Focus on one output (D0) at a time

- 1. Fill out the cells which have 1 only (others are zero)
- 2. Read the cell with 1:  $D0 = a \sim b \sim c$

Note: 
$$\sim$$
(ab) is not equal to  $\sim$ a $\sim$ b  $\sim$ (ab) =  $\sim$ a +  $\sim$ b

| а | b | С | D0 |
|---|---|---|----|
| 0 | 0 | 0 | 1  |
| 0 | 0 | 1 | 0  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 0  |
| 1 | 1 | 1 | 0  |

# Design a 3 x 8 Line Decoder

Do it for each output

K-Map for 3 input variables



$$D1 = \sim a \sim b c$$

| а | b | С | D1 |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 0  |
| 1 | 1 | 1 | 0  |

# Simplification using K-Maps

- 1. Form **the largest possible loops** of cells containing 1, 2, 4, 8,16, etc., adjacent "1" terms
- 2. Any cell can be involved in any number of loops, but each new loop must contain at least one entry that is not contained in any other loop, in order to avoid a redundant loop
  - "loop within loop" is NOT ALLOWED!
- Inspect the map for any loops whose terms are all enclosed in other loops and remove those loops
- 4. Each loop represents a simplified "sum of product" of the logic equation
  - Simplify the loop by removing any variable that appears in both complemented and un-complemented form

Based upon Boolean algebra simplification:  $AB + A^B = A$ 

Third Law of Complementation: B + ~B = 1

Finally:  $A \cdot 1 = A$ 

Therefore:  $AB + A^B = A (B + B) = A \cdot 1 = A$ 

### Simplification using K-Maps: Example 1



This K-Map has three loops. Notice that the yellow loop is actually adjacent.

The equation is  $X = ^AC + ^BC + ABC$ 



This K-Map first appears to have two loops. The diagonal are not adjacent,

but by first rotating the map around the vertical axis and then around a

horizontal axis, we can cluster the four terms into a single 2 by 2 loop.

The equation is  $X = {^{\sim}B^{\sim}D}$ 

# Simplification using K-Maps: Example 2



This K-Map can really be simplified.



Here we have two loops. The blue loop wraps around the top and bottom edges, enclosing 8 terms, and the red loop encloses one column of 4 terms. The equation is

$$X = ^D + ^AB$$

# Summary

- Gate is a fundamental building block of all digital systems.
- Logic gates are expressed with Boolean equation.
- K-maps are used to derive Boolean equations from a truth table.
- Design a digital system (combinational circuit)
  - Draw a truth table.
  - Draw K-maps to derive Boolean equations.
  - Draw a circuit diagram based on the equations.