### 9 The General Purpose Timer Units

The General Purpose Timer Units GPT1 and GPT2 represent very flexible multifunctional timer structures which may be used for timing, event counting, pulse width measurement, pulse generation, frequency multiplication, and other purposes. They incorporate five 16-bit timers that are grouped into the two timer blocks GPT1 and GPT2.

Block GPT1 contains 3 timers/counters with a maximum resolution of 400 ns (@ 20 MHz CPU clock), while block GPT2 contains 2 timers/counters with a maximum resolution of 200 ns (@ 20 MHz CPU clock) and a 16-bit Capture/Reload register (CAPREL). Each timer in each block may operate independently in a number of different modes such as gated timer or counter mode, or may be concatenated with another timer of the same block. The auxiliary timers of GPT1 may optionally be configured as reload or capture registers for the core timer. In the GPT2 block, the additional CAPREL register supports capture and reload operation with extended functionality, and its core timer T6 may be concatenated with timers of the CAPCOM units (T0, T1, T7 and T8). Each block has alternate input/output functions and specific interrupts associated with it.

#### 9.1 Timer Block GPT1

From a programmer's point of view, the GPT1 block is composed of a set of SFRs as summarized below. Those portions of port and direction registers which are used for alternate functions by the GPT1 block are shaded.



Figure 9-1
SFRs and Port Pins Associated with Timer Block GPT1

All three timers of block GPT1 (T2, T3, T4) can run in 3 basic modes, which are timer, gated timer, and counter mode, and all timers can either count up or down. Each timer has an alternate input function pin on Port 3 associated with it which serves as the gate control in gated timer mode, or as the count input in counter mode. The count direction (Up / Down) may be programmed via software or may be dynamically altered by a signal at an external control input pin. Each overflow/underflow of core timer T3 may be indicated on an alternate output function pin. The auxiliary timers T2 and T4 may additionally be concatenated with the core timer, or used as capture or reload registers for the core timer.

The current contents of each timer can be read or modified by the CPU by accessing the corresponding timer registers T2, T3, or T4, which are located in the non-bitaddressable SFR space. When any of the timer registers is written to by the CPU in the state immediately before a timer increment, decrement, reload, or capture is to be performed, the CPU write operation has priority in order to guarantee correct results.



Figure 9-2 GPT1 Block Diagram

## **GPT1 Core Timer T3**

The core timer T3 is configured and controlled via its bitaddressable control register T3CON.

| T3C | T3CON (FF42 <sub>H</sub> / A1 <sub>H</sub> ) |    |    |    |    |           | SFR  |           |      |     |   | Reset Value: 0000 <sub>H</sub> |        |    |     | 000 <sub>H</sub> |
|-----|----------------------------------------------|----|----|----|----|-----------|------|-----------|------|-----|---|--------------------------------|--------|----|-----|------------------|
| 15  |                                              | 14 | 13 | 12 | 11 | 10        | 9    | 8         | 7    | 6   | 5 | 4                              | 3      | 2  | 1   | 0                |
| -   |                                              | -  | -  | -  | -  | T3<br>OTL | T30E | T3<br>UDE | T3UD | T3R |   | <b>T3M</b>                     | I<br>I |    | T3I |                  |
| -   |                                              | -  | -  | -  | -  | rw        | rw   | rw        | rw   | rw  |   | rw                             |        | rw |     |                  |

| Bit   | Function                                                                     |  |  |  |  |  |  |  |
|-------|------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| T3I   | Timer 3 Input Selection                                                      |  |  |  |  |  |  |  |
|       | Depends on the operating mode, see respective sections.                      |  |  |  |  |  |  |  |
| T3M   | Timer 3 Mode Control (Basic Operating Mode)                                  |  |  |  |  |  |  |  |
|       | 0 0 0 : Timer Mode                                                           |  |  |  |  |  |  |  |
|       | 0 0 1 : Counter Mode                                                         |  |  |  |  |  |  |  |
|       | 0 1 0 : Gated Timer with Gate active low                                     |  |  |  |  |  |  |  |
|       | 0 1 1 : Gated Timer with Gate active high                                    |  |  |  |  |  |  |  |
|       | 1 X X: Reserved. Do not use this combination.                                |  |  |  |  |  |  |  |
| T3R   | Timer 3 Run Bit                                                              |  |  |  |  |  |  |  |
|       | T3R = '0': Timer / Counter 3 stops                                           |  |  |  |  |  |  |  |
|       | T3R = '1': Timer / Counter 3 runs                                            |  |  |  |  |  |  |  |
| T3UD  | Timer 3 Up / Down Control *)                                                 |  |  |  |  |  |  |  |
| T3UDE | Timer 3 External Up/Down Enable *)                                           |  |  |  |  |  |  |  |
| T3OE  | Alternate Output Function Enable                                             |  |  |  |  |  |  |  |
|       | T3OE = '0': Alternate Output Function Disabled                               |  |  |  |  |  |  |  |
|       | T3OE = '1': Alternate Output Function Enabled                                |  |  |  |  |  |  |  |
| T3OTL | Timer 3 Output Toggle Latch                                                  |  |  |  |  |  |  |  |
|       | Toggles on each overflow / underflow of T3. Can be set or reset by software. |  |  |  |  |  |  |  |

<sup>\*)</sup> For the effects of bits T3UD and T3UDE refer to the direction table below.

### **Timer 3 Run Bit**

The timer can be started or stopped by software through bit T3R (Timer T3 Run Bit). If T3R='0', the timer stops. Setting T3R to '1' will start the timer.

In gated timer mode, the timer will only run if T3R='1' and the gate is active (high or low, as programmed).

### **Count Direction Control**

The count direction of the core timer can be controlled either by software or by the external input pin T3EUD (Timer T3 External Up/Down Control Input), which is the alternate input function of port pin P3.4. These options are selected by bits T3UD and T3UDE in control register T3CON. When the up/down control is done by software (bit T3UDE='0'), the count direction can be altered by setting or clearing bit T3UD. When T3UDE='1', pin T3EUD is selected to be the controlling source of the count direction. However, bit T3UD can still be used to reverse the actual count direction, as shown in the table below. If T3UD='0' and pin T3EUD shows a low level, the timer is counting up. With a high level at T3EUD the timer is counting down. If T3UD='1', a high level at pin T3EUD specifies counting up, and a low level specifies counting down. The count direction can be changed regardless of whether the timer is running or not.

When pin T3EUD/P3.4 is used as external count direction control input, it must be configured as input, ie. its corresponding direction control bit DP3.4 must be set to '0'.

| <b>GPT1 Core Timer </b> | Γ3 Count Direction • | Control |
|-------------------------|----------------------|---------|
|-------------------------|----------------------|---------|

| Pin TxEUD | Bit TxUDE | Bit TxUD | Count Direction |
|-----------|-----------|----------|-----------------|
| X         | 0         | 0        | Count Up        |
| X         | 0         | 1        | Count Down      |
| 0         | 1         | 0        | Count Up        |
| 1         | 1         | 0        | Count Down      |
| 0         | 1         | 1        | Count Down      |
| 1         | 1         | 1        | Count Up        |

**Note:** The direction control works the same for core timer T3 and for auxiliary timers T2 and T4. Therefore the pins and bits are named Tx...

### **Timer 3 Output Toggle Latch**

An overflow or underflow of timer T3 will clock the toggle bit T3OTL in control register T3CON. T3OTL can also be set or reset by software. Bit T3OE (Alternate Output Function Enable) in register T3CON enables the state of T3OTL to be an alternate function of the external output pin T3OUT/P3.3. For that purpose, a '1' must be written into port data latch P3.3 and pin T3OUT/P3.3 must be configured as output by setting direction control bit DP3.3 to '1'. If T3OE='1', pin T3OUT then outputs the state of T3OTL. If T3OE='0', pin T3OUT can be used as general purpose IO pin.

In addition, T3OTL can be used in conjunction with the timer over/underflows as an input for the counter function or as a trigger source for the reload function of the auxiliary timers T2 and T4. For this purpose, the state of T3OTL does not have to be available at pin T3OUT, because an internal connection is provided for this option.

### **Timer 3 in Timer Mode**

Timer mode for the core timer T3 is selected by setting bit field T3M in register T3CON to '000<sub>B</sub>'. In this mode, T3 is clocked with the internal system clock (CPU clock) divided by a programmable prescaler, which is selected by bit field T3I. The input frequency  $f_{T3}$  for timer T3 and its resolution  $r_{T3}$  are scaled linearly with lower clock frequencies  $f_{CPU}$ , as can be seen from the following formula:

$$f_{T3} = \frac{f_{CPU}}{8*2^{}}$$
  $r_{T3} [\mu s] = \frac{8*2^{}}{f_{CPU} [MHz]}$ 



Figure 9-3 Block Diagram of Core Timer T3 in Timer Mode

The timer input frequencies, resolution and periods which result from the selected prescaler option when using a 20 MHz CPU clock are listed in the table below. This table also applies to the Gated Timer Mode of T3 and to the auxiliary timers T2 and T4 in timer and gated timer mode. Note that some numbers may be rounded to 3 significant digits.

### **GPT1 Timer Input Frequencies, Resolution and Periods**

| f <sub>CPU</sub> = 20MHz | Timer Ir         | Timer Input Selection T2I / T3I / T4I |                  |                  |                  |                  |                  |                  |  |  |  |
|--------------------------|------------------|---------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--|--|
|                          | 000 <sub>B</sub> | 001 <sub>B</sub>                      | 010 <sub>B</sub> | 011 <sub>B</sub> | 100 <sub>B</sub> | 101 <sub>B</sub> | 110 <sub>B</sub> | 111 <sub>B</sub> |  |  |  |
| Prescaler factor         | 8                | 16                                    | 32               | 64               | 128              | 256              | 512              | 1024             |  |  |  |
| Input Frequency          | 2.5<br>MHz       | 1.25<br>MHz                           | 625<br>kHz       | 312.5<br>kHz     | 156.25<br>kHz    | 78.125<br>kHz    | 39.06<br>kHz     | 19.53<br>kHz     |  |  |  |
| Resolution               | 400 ns           | 800 ns                                | 1.6 μs           | 3.2 μs           | 6.4 μs           | 12.8 μs          | 25.6 μs          | 51.2 μs          |  |  |  |
| Period                   | 26 ms            | 52.5 ms                               | 105 ms           | 210 ms           | 420 ms           | 840 ms           | 1.68 s           | 3.36 s           |  |  |  |

#### **Timer 3 in Gated Timer Mode**

Gated timer mode for the core timer T3 is selected by setting bit field T3M in register T3CON to '010<sub>B</sub>' or '011<sub>B</sub>'. Bit T3M.0 (T3CON.3) selects the active level of the gate input. In gated timer mode the same options for the input frequency as for the timer mode are available. However, the input clock to the timer in this mode is gated by the external input pin T3IN (Timer T3 External Input), which is an alternate function of P3.6.

To enable this operation pin T3IN/P3.6 must be configured as input, ie. direction control bit DP3.6 must contain '0'.



Figure 9-4
Block Diagram of Core Timer T3 in Gated Timer Mode

If T3M.0='0', the timer is enabled when T3IN shows a low level. A high level at this pin stops the timer. If T3M.0='1', pin T3IN must have a high level in order to enable the timer. In addition, the timer can be turned on or off by software using bit T3R. The timer will only run, if T3R='1' and the gate is active. It will stop, if either T3R='0' or the gate is inactive.

**Note:** A transition of the gate signal at pin T3IN does not cause an interrupt request.

### **Timer 3 in Counter Mode**

Counter mode for the core timer T3 is selected by setting bit field T3M in register T3CON to '001<sub>B</sub>'. In counter mode timer T3 is clocked by a transition at the external input pin T3IN, which is an alternate function of P3.6. The event causing an increment or decrement of the timer can be a positive, a negative, or both a positive and a negative transition at this pin. Bit field T3I in control register T3CON selects the triggering transition (see table below).



Figure 9-5
Block Diagram of Core Timer T3 in Counter Mode

### **GPT1 Core Timer T3 (Counter Mode) Input Edge Selection**

| T3I   | Triggering Edge for Counter Increment / Decrement |
|-------|---------------------------------------------------|
| 0 0 0 | None. Counter T3 is disabled                      |
| 0 0 1 | Positive transition (rising edge) on T3IN         |
| 010   | Negative transition (falling edge) on T3IN        |
| 0 1 1 | Any transition (rising or falling edge) on T3IN   |
| 1 X X | Reserved. Do not use this combination             |

For counter operation, pin T3IN/P3.6 must be configured as input, ie. direction control bit DP3.6 must be '0'. The maximum input frequency which is allowed in counter mode is  $f_{CPU}/16$  (1.25 MHz @  $f_{CPU}=20$  MHz). To ensure that a transition of the count input signal which is applied to T3IN is correctly recognized, its level should be held high or low for at least 8  $f_{CPU}$  cycles before it changes.

## **GPT1 Auxiliary Timers T2 and T4**

Both auxiliary timers T2 and T4 have exactly the same functionality. They can be configured for timer, gated timer, or counter mode with the same options for the timer frequencies and the count signal as the core timer T3. In addition to these 3 counting modes, the auxiliary timers can be concatenated with the core timer, or they may be used as reload or capture registers in conjunction with the core timer.

**Note:** The auxiliary timers have no output toggle latch and no alternate output function.

The individual configuration for timers T2 and T4 is determined by their bitaddressable control registers T2CON and T4CON, which are both organized identically. Note that functions which are present in all 3 timers of block GPT1 are controlled in the same bit positions and in the same manner in each of the specific control registers.

| T2CO        | N (FF        | 40 <sub>H</sub> / /        | <b>А0<sub>Н</sub>)</b>       |     |    | SFR |             |         |                 |   | Reset Value: 0000 <sub>H</sub> |     |        |               |                         |
|-------------|--------------|----------------------------|------------------------------|-----|----|-----|-------------|---------|-----------------|---|--------------------------------|-----|--------|---------------|-------------------------|
| 15          | 14           | 13                         | 12                           | 11  | 10 | 9   | 8           | 7       | 6               | 5 | 4                              | 3   | 2      | 1             | 0                       |
| -           | -            | -                          | -                            | -   | -  | -   | T2<br>UDE   | T2UD    | T2R             |   | T2M                            |     |        | T2I           | I                       |
| -           | -            | -                          | -                            | -   | -  | -   | rw          | rw      | rw              |   | rw                             |     |        | rw            |                         |
|             |              |                            |                              | SFR |    |     |             |         |                 |   |                                |     |        |               |                         |
| T4CO        | N (FF        | 44 <sub>H</sub> / /        | A2 <sub>H</sub> )            |     |    |     | SI          | FR      |                 |   |                                | Res | set Va | lue: 0        | 000 <sub>H</sub>        |
| <b>T4CO</b> | <b>N (FF</b> | <b>44<sub>H</sub> /</b> 13 | <b>A2<sub>H</sub>)</b><br>12 | 11  | 10 | 9   | SI<br>8     | FR<br>7 | 6               | 5 | 4                              | Res | set Va | <b>lue: 0</b> | <b>000</b> <sub>H</sub> |
|             |              |                            |                              | 11  | 10 | 9   |             |         | 6<br><b>T4R</b> | 5 | 4<br><b>T4M</b>                |     |        |               | • • •                   |
| 15          | 14           | 13                         | 12                           |     |    |     | 8 <b>T4</b> | 7       |                 | 5 |                                |     |        | 1             | •••                     |

| Bit   | Function                                                |  |  |  |  |  |  |  |
|-------|---------------------------------------------------------|--|--|--|--|--|--|--|
| TxI   | Timer x Input Selection                                 |  |  |  |  |  |  |  |
|       | Depends on the Operating Mode, see respective sections. |  |  |  |  |  |  |  |
| TxM   | Timer x Mode Control (Basic Operating Mode)             |  |  |  |  |  |  |  |
|       | 0 0 0 : Timer Mode                                      |  |  |  |  |  |  |  |
|       | 0 0 1 : Counter Mode                                    |  |  |  |  |  |  |  |
|       | 0 1 0 : Gated Timer with Gate active low                |  |  |  |  |  |  |  |
|       | 0 1 1: Gated Timer with Gate active high                |  |  |  |  |  |  |  |
|       | 1 0 0: Reload Mode                                      |  |  |  |  |  |  |  |
|       | 1 0 1: Capture Mode                                     |  |  |  |  |  |  |  |
|       | 1 1 X: Reserved. Do not use this combination            |  |  |  |  |  |  |  |
| TxR   | Timer x Run Bit                                         |  |  |  |  |  |  |  |
|       | TxR = '0': Timer / Counter x stops                      |  |  |  |  |  |  |  |
|       | TxR = '1': Timer / Counter x runs                       |  |  |  |  |  |  |  |
| TxUD  | Timer x Up / Down Control *)                            |  |  |  |  |  |  |  |
| TxUDE | Timer x External Up/Down Enable *)                      |  |  |  |  |  |  |  |

<sup>\*)</sup> For the effects of bits TxUD and TxUDE refer to the direction table (see T3 section).

## **Count Direction Control for Auxiliary Timers**

The count direction of the auxiliary timers can be controlled in the same way as for the core timer T3. The description and the table apply accordingly.

### Timers T2 and T4 in Timer Mode or Gated Timer Mode

When the auxiliary timers T2 and T4 are programmed to timer mode or gated timer mode, their operation is the same as described for the core timer T3. The descriptions, figures and tables apply accordingly with one exception:

• There is no output toggle latch and no alternate output pin for T2 and T4.

### **Timers T2 and T4 in Counter Mode**

Counter mode for the auxiliary timers T2 and T4 is selected by setting bit field TxM in the respective register TxCON to '001<sub>B</sub>'. In counter mode timers T2 and T4 can be clocked either by a transition at the respective external input pin TxIN, or by a transition of timer T3's output toggle latch T3OTL.



Figure 9-6
Block Diagram of an Auxiliary Timer in Counter Mode

The event causing an increment or decrement of a timer can be a positive, a negative, or both a positive and a negative transition at either the respective input pin, or at the toggle latch T3OTL. Bit field TxI in the respective control register TxCON selects the triggering transition (see table below).

## **GPT1 Auxiliary Timer (Counter Mode) Input Edge Selection**

| T2I / T4I | Triggering Edge for Counter Increment / Decrement                    |
|-----------|----------------------------------------------------------------------|
| X 0 0     | None. Counter Tx is disabled                                         |
| 0 0 1     | Positive transition (rising edge) on TxIN                            |
| 0 1 0     | Negative transition (falling edge) on TxIN                           |
| 0 1 1     | Any transition (rising or falling edge) on TxIN                      |
| 1 0 1     | Positive transition (rising edge) of output toggle latch T3OTL       |
| 110       | Negative transition (falling edge) of output toggle latch T3OTL      |
| 111       | Any transition (rising or falling edge) of output toggle latch T3OTL |

**Note:** Only state transitions of T3OTL which are caused by the overflows/underflows of T3 will trigger the counter function of T2/T4. Modifications of T3OTL via software will NOT trigger the counter function of T2/T4.

For counter operation, pin TxIN must be configured as input, ie. the respective direction control bit must be '0'. The maximum input frequency which is allowed in counter mode is  $f_{CPU}/8$  (1.25 MHz @  $f_{CPU}=20$  MHz). To ensure that a transition of the count input signal which is applied to TxIN is correctly recognized, its level should be held for at least 8  $f_{CPU}$  cycles before it changes.

### **Timer Concatenation**

Using the toggle bit T3OTL as a clock source for an auxiliary timer in counter mode concatenates the core timer T3 with the respective auxiliary timer. Depending on which transition of T3OTL is selected to clock the auxiliary timer, this concatenation forms a 32-bit or a 33-bit timer/counter.

- 32-bit Timer/Counter: If both a positive and a negative transition of T3OTL is used to clock the auxiliary timer, this timer is clocked on every overflow/underflow of the core timer T3. Thus, the two timers form a 32-bit timer.
- 33-bit Timer/Counter: If either a positive or a negative transition of T3OTL is selected to clock the auxiliary timer, this timer is clocked on every second overflow/underflow of the core timer T3. This configuration forms a 33-bit timer (16-bit core timer+T3OTL+16-bit auxiliary timer).

The count directions of the two concatenated timers are not required to be the same. This offers a wide variety of different configurations.

T3 can operate in timer, dated timer or counter mode in this case.



Figure 9-7
Concatenation of Core Timer T3 and an Auxiliary Timer

### **Auxiliary Timer in Reload Mode**

Reload mode for the auxiliary timers T2 and T4 is selected by setting bit field TxM in the respective register TxCON to ' $100_B$ '. In reload mode the core timer T3 is reloaded with the contents of an auxiliary timer register, triggered by one of two different signals. The trigger signal is selected the same way as the clock source for counter mode (see table above), ie. a transition of the auxiliary timer's input or the output toggle latch T3OTL may trigger the reload.

**Note:** When programmed for reload mode, the respective auxiliary timer (T2 or T4) stops independent of its run flag T2R or T4R.



Figure 9-8 GPT1 Auxiliary Timer in Reload Mode

Upon a trigger signal T3 is loaded with the contents of the respective timer register (T2 or T4) and the interrupt request flag (T2IR or T4IR) is set.

**Note:** When a T3OTL transition is selected for the trigger signal, also the interrupt request flag T3IR will be set upon a trigger, indicating T3's overflow or underflow.

Modifications of T3OTL via software will NOT trigger the counter function of T2/T4.

The reload mode triggered by T3OTL can be used in a number of different configurations. Depending on the selected active transition the following functions can be performed:

- If both a positive and a negative transition of T3OTL is selected to trigger a reload, the core timer will be reloaded with the contents of the auxiliary timer each time it overflows or underflows. This is the standard reload mode (reload on overflow/underflow).
- If either a positive or a negative transition of T3OTL is selected to trigger a reload, the core timer will be reloaded with the contents of the auxiliary timer on every second overflow or underflow.

• Using this "single-transition" mode for both auxiliary timers allows to perform very flexible pulse width modulation (PWM). One of the auxiliary timers is programmed to reload the core timer on a positive transition of T3OTL, the other is programmed for a reload on a negative transition of T3OTL. With this combination the core timer is alternately reloaded from the two auxiliary timers.

The figure below shows an example for the generation of a PWM signal using the alternate reload mechanism. T2 defines the high time of the PWM signal (reloaded on positive transitions) and T4 defines the low time of the PWM signal (reloaded on negative transitions). The PWM signal can be output on T3OUT with T3OE='1', P3.3='1' and DP3.3='1'. With this method the high and low time of the PWM signal can be varied in a wide range.

**Note:** The output toggle latch T3OTL is accessible via software and may be changed, if required, to modify the PWM signal. However, this will NOT trigger the reloading of T3.



Figure 9-9
GPT1 Timer Reload Configuration for PWM Generation

**Note:** Although it is possible, it should be avoided to select the same reload trigger event for both auxiliary timers. In this case both reload registers would try to load the core timer at the same time. If this combination is selected, T2 is disregarded and the contents of T4 is reloaded.

### **Auxiliary Timer in Capture Mode**

Capture mode for the auxiliary timers T2 and T4 is selected by setting bit field TxM in the respective register TxCON to '101<sub>B</sub>'. In capture mode the contents of the core timer are latched into an auxiliary timer register in response to a signal transition at the respective auxiliary timer's external input pin TxIN. The capture trigger signal can be a positive, a negative, or both a positive and a negative transition.

The two least significant bits of bit field TxI are used to select the active transition (see table in the counter mode section), while the most significant bit TxI.2 is irrelevant for capture mode. It is recommended to keep this bit cleared (TxI.2 = '0').

**Note:** When programmed for capture mode, the respective auxiliary timer (T2 or T4) stops independent of its run flag T2R or T4R.



Figure 9-10 GPT1 Auxiliary Timer in Capture Mode

Upon a trigger (selected transition) at the corresponding input pin TxIN the contents of the core timer are loaded into the auxiliary timer register and the associated interrupt request flag TxIR will be set.

**Note:** The direction control bits DP3.7 (for T2IN) and DP3.5 (for T4IN) must be set to '0', and the level of the capture trigger signal should be held high or low for at least 8  $f_{CPU}$  cycles before it changes to ensure correct edge detection.

### **Interrupt Control for GPT1 Timers**

When a timer overflows from  $FFF_H$  to  $0000_H$  (when counting up), or when it underflows from  $0000_H$  to  $FFF_H$  (when counting down), its interrupt request flag (T2IR, T3IR or T4IR) in register TxIC will be set. This will cause an interrupt to the respective timer interrupt vector (T2INT, T3INT or T4INT) or trigger a PEC service, if the respective interrupt enable bit (T2IE, T3IE or T4IE in register TxIC) is set. There is an interrupt control register for each of the three timers.



**Note:** Please refer to the general Interrupt Control Register description for an explanation of the control fields.

#### 9.2 Timer Block GPT2

From a programmer's point of view, the GPT2 block is represented by a set of SFRs as summarized below. Those portions of port and direction registers which are used for alternate functions by the GPT2 block are shaded.



Figure 9-11
SFRs and Port Pins Associated with Timer Block GPT2

Timer block GPT2 supports high precision event control with a maximum resolution of 200 ns (@ 20 MHz CPU clock). It includes the two timers T5 and T6, and the 16-bit capture/reload register CAPREL. Timer T6 is referred to as the core timer, and T5 is referred to as the auxiliary timer of GPT2.

Each timer has an alternate input function pin associated with it which serves as the gate control in gated timer mode, or as the count input in counter mode. The count direction (Up / Down) may be programmed via software or may be dynamically altered by a signal at an external control input pin. An overflow/underflow of T6 is indicated by the output toggle bit T6OTL whose state may be output on an alternate function port pin. In addition, T6 may be reloaded with the contents of CAPREL.

The toggle bit also supports the concatenation of T6 with auxiliary timer T5, while concatenation of T6 with the timers of the CAPCOM units is provided through a direct connection. Triggered by an external signal, the contents of T5 can be captured into register CAPREL, and T5 may optionally be cleared. Both timer T6 and T5 can count up or down, and the current timer value can be read or modified by the CPU in the non-bitaddressable SFRs T5 and T6.



Figure 9-12 GPT2 Block Diagram

### **GPT2 Core Timer T6**

The operation of the core timer T6 is controlled by its bitaddressable control register T6CON.

| T6CO                                                                                                                                  | N (FF                                                                           | 48 <sub>H</sub> | / A4 <sub>H</sub> )       |        |           | SFR                                                                                                                                                         |           |         |       |       |            | Reset Value: 0000 <sub>H</sub> |        |        |     |  |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|---------------------------|--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-------|-------|------------|--------------------------------|--------|--------|-----|--|
| 15                                                                                                                                    | 14                                                                              | 13              | 12                        | 11     | 10        | 9                                                                                                                                                           | 8         | 7       | 6     | 5     | 4          | 3                              | 2      | 1      | 0   |  |
| T6SR                                                                                                                                  | -                                                                               | -               | -                         | -      | T6<br>OTL | T6OE                                                                                                                                                        | T6<br>UDE | T6UD    | T6R   |       | <b>T6M</b> | ı                              |        | T6I    |     |  |
| rw                                                                                                                                    | -                                                                               | -               | -                         | -      | rw        | rw                                                                                                                                                          | rw        | rw      | rw    | •     | rw         |                                | •      | rw     |     |  |
| Bit                                                                                                                                   |                                                                                 |                 | Functi                    | on     |           |                                                                                                                                                             |           |         |       |       |            |                                |        |        |     |  |
| T6I                                                                                                                                   | Timer 6 Input Selection Depends on the Operating Mode, see respective sections. |                 |                           |        |           |                                                                                                                                                             |           |         |       |       |            |                                |        |        |     |  |
| 0 0 0 : Time<br>0 0 1 : Cou<br>0 1 0 : Gate<br>0 1 1 : Gate                                                                           |                                                                                 |                 |                           |        |           | Control (Basic Operating Mode) mer Mode punter Mode ated Timer with Gate active low ated Timer with Gate active high asserved. Do not use this combination. |           |         |       |       |            |                                |        |        |     |  |
| T6R                                                                                                                                   |                                                                                 |                 | <b>Timer</b> (<br>T6R = 1 | 'O':   | Time      | r / Cou<br>r / Cou                                                                                                                                          |           | •       |       |       |            |                                |        |        |     |  |
| T6UD                                                                                                                                  |                                                                                 |                 | Timer                     | 6 Up / | Dowr      | n Cont                                                                                                                                                      | rol *)    |         |       |       |            |                                |        |        |     |  |
| T6UD                                                                                                                                  | E                                                                               |                 | Timer                     | 6 Exte | rnal (    | Jp/Do                                                                                                                                                       | wn Er     | able *  | )     |       |            |                                |        |        |     |  |
| T6OE  Alternate Output Function Enable  T6OE = '0': Alternate Output Function Disabled  T6OE = '1': Alternate Output Function Enabled |                                                                                 |                 |                           |        |           |                                                                                                                                                             |           |         |       |       |            |                                |        |        |     |  |
| Т6ОТ                                                                                                                                  | L                                                                               |                 | <b>Timer</b> Toggle       | -      |           |                                                                                                                                                             |           | lerflow | of T6 | . Can | be set     | or res                         | set by | softwa | re. |  |
|                                                                                                                                       |                                                                                 |                 |                           |        |           | Mode Enable load from register CAPREL Disabled load from register CAPREL Enabled                                                                            |           |         |       |       |            |                                |        |        |     |  |

<sup>\*)</sup> For the effects of bits T6UD and T6UDE refer to the direction table below.

### **Timer 6 Run Bit**

The timer can be started or stopped by software through bit T6R (Timer T6 Run Bit). If T6R='0', the timer stops. Setting T6R to '1' will start the timer.

In gated timer mode, the timer will only run if T6R='1' and the gate is active (high or low, as programmed).

### **Count Direction Control**

The count direction of the core timer can be controlled either by software or by the external input pin T6EUD (Timer T6 External Up/Down Control Input), which is the alternate input function of port pin P5.10. These options are selected by bits T6UD and T6UDE in control register T6CON. When the up/down control is done by software (bit T6UDE='0'), the count direction can be altered by setting or clearing bit T6UD. When T6UDE='1', pin T6EUD is selected to be the controlling source of the count direction. However, bit T6UD can still be used to reverse the actual count direction, as shown in the table below. If T6UD='0' and pin T6EUD shows a low level, the timer is counting up. With a high level at T6EUD the timer is counting down. If T6UD='1', a high level at pin T6EUD specifies counting up, and a low level specifies counting down. The count direction can be changed regardless of whether the timer is running or not.

**GPT2 Core Timer T6 Count Direction Control** 

| Pin TxEUD | Bit TxUDE | Bit TxUD | Count Direction |
|-----------|-----------|----------|-----------------|
| X         | 0         | 0        | Count Up        |
| X         | 0         | 1        | Count Down      |
| 0         | 1         | 0        | Count Up        |
| 1         | 1         | 0        | Count Down      |
| 0         | 1         | 1        | Count Down      |
| 1         | 1         | 1        | Count Up        |

**Note:** The direction control works the same for core timer T6 and for auxiliary timer T5. Therefore the pins and bits are named Tx...

### **Timer 6 Output Toggle Latch**

An overflow or underflow of timer T6 will clock the toggle bit T6OTL in control register T6CON. T6OTL can also be set or reset by software. Bit T6OE (Alternate Output Function Enable) in register T6CON enables the state of T6OTL to be an alternate function of the external output pin T6OUT/P3.1. For that purpose, a '1' must be written into port data latch P3.1 and pin T6OUT/P3.1 must be configured as output by setting direction control bit DP3.1 to '1'. If T6OE='1', pin T6OUT then outputs the state of T6OTL. If T6OE='0', pin T6OUT can be used as general purpose IO pin.

In addition, T6OTL can be used in conjunction with the timer over/underflows as an input for the counter function of the auxiliary timer T5. For this purpose, the state of T6OTL does not have to be available at pin T6OUT, because an internal connection is provided for this option.

An overflow or underflow of timer T6 can also be used to clock the timers in the CAPCOM units. For this purpose, there is a direct internal connection between timer T6 and the CAPCOM timers.

### **Timer 6 in Timer Mode**

Timer mode for the core timer T6 is selected by setting bit field T6M in register T6CON to '000<sub>B</sub>'. In this mode, T6 is clocked with the internal system clock divided by a programmable prescaler, which is selected by bit field T6I. The input frequency  $f_{T6}$  for timer T6 and its resolution  $r_{T6}$  are scaled linearly with lower clock frequencies  $f_{CPU}$ , as can be seen from the following formula:

$$f_{T6} = \frac{f_{CPU}}{4 * 2^{}}$$
  $r_{T6} [\mu s] = \frac{4 * 2^{}}{f_{CPU} [MHz]}$ 



Figure 9-13
Block Diagram of Core Timer T6 in Timer Mode

The timer input frequencies, resolution and periods which result from the selected prescaler option when using a 20 MHz CPU clock are listed in the table below. This table also applies to the Gated Timer Mode of T6 and to the auxiliary timer T5 in timer and gated timer mode. Note that some numbers may be rounded to 3 significant digits.

### **GPT2 Timer Input Frequencies, Resolution and Periods**

| f <sub>CPU</sub> = 20MHz | Timer Ir         | Timer Input Selection T5I / T6I |                  |                  |                  |                  |                  |                  |  |  |  |
|--------------------------|------------------|---------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--|--|
|                          | 000 <sub>B</sub> | 001 <sub>B</sub>                | 010 <sub>B</sub> | 011 <sub>B</sub> | 100 <sub>B</sub> | 101 <sub>B</sub> | 110 <sub>B</sub> | 111 <sub>B</sub> |  |  |  |
| Prescaler factor         | 4                | 8                               | 16               | 32               | 64               | 128              | 256              | 512              |  |  |  |
| Input Frequency          | 5<br>MHz         | 2.5<br>MHz                      | 1.25<br>MHz      | 625<br>kHz       | 312.5<br>kHz     | 156.25<br>kHz    | 78.125<br>kHz    | 39.06<br>kHz     |  |  |  |
| Resolution               | 200ns            | 400 ns                          | 800 ns           | 1.6 μs           | 3.2 μs           | 6.4 μs           | 12.8 μs          | 25.6 μs          |  |  |  |
| Period                   | 13 ms            | 26 ms                           | 52.5 ms          | 105 ms           | 210 ms           | 420 ms           | 840 ms           | 1.68 s           |  |  |  |

#### **Timer 6 in Gated Timer Mode**

Gated timer mode for the core timer T6 is selected by setting bit field T6M in register T6CON to '010<sub>B</sub>' or '011<sub>B</sub>'. Bit T6M.0 (T6CON.3) selects the active level of the gate input. In gated timer mode the same options for the input frequency as for the timer mode are available. However, the input clock to the timer in this mode is gated by the external input pin T6IN (Timer T6 External Input), which is an alternate function of P5.12.



Figure 9-14
Block Diagram of Core Timer T6 in Gated Timer Mode

If T6M.0='0', the timer is enabled when T6IN shows a low level. A high level at this pin stops the timer. If T6M.0='1', pin T6IN must have a high level in order to enable the timer. In addition, the timer can be turned on or off by software using bit T6R. The timer will only run, if T6R='1' and the gate is active. It will stop, if either T6R='0' or the gate is inactive.

**Note:** A transition of the gate signal at pin T6IN does not cause an interrupt request.

### **Timer 6 in Counter Mode**

Counter mode for the core timer T6 is selected by setting bit field T6M in register T6CON to '001<sub>B</sub>'. In counter mode timer T6 is clocked by a transition at the external input pin T6IN, which is an alternate function of P5.12. The event causing an increment or decrement of the timer can be a positive, a negative, or both a positive and a negative transition at this pin. Bit field T6I in control register T6CON selects the triggering transition (see table below).



Figure 9-15
Block Diagram of Core Timer T6 in Counter Mode

### **GPT2 Core Timer T6 (Counter Mode) Input Edge Selection**

| T6I   | Triggering Edge for Counter Increment / Decrement |  |  |  |  |  |
|-------|---------------------------------------------------|--|--|--|--|--|
| 0 0 0 | None. Counter T6 is disabled                      |  |  |  |  |  |
| 0 0 1 | Positive transition (rising edge) on T6IN         |  |  |  |  |  |
| 0 1 0 | Negative transition (falling edge) on T6IN        |  |  |  |  |  |
| 0 1 1 | Any transition (rising or falling edge) on T6IN   |  |  |  |  |  |
| 1 X X | Reserved. Do not use this combination             |  |  |  |  |  |

The maximum input frequency which is allowed in counter mode is  $f_{\text{CPU}}/8$  (2.5 MHz @  $f_{\text{CPU}}=20$  MHz). To ensure that a transition of the count input signal which is applied to T6IN is correctly recognized, its level should be held high or low for at least 4  $f_{\text{CPU}}$  cycles before it changes.

Reset Value: 0000<sub>H</sub>

## **GPT2 Auxiliary Timer T5**

T5CON (FF46<sub>H</sub> / A3<sub>H</sub>)

The auxiliary timer T5 can be configured for timer, gated timer, or counter mode with the same options for the timer frequencies and the count signal as the core timer T6. In addition to these 3 counting modes, the auxiliary timer can be concatenated with the core timer.

**Note:** The auxiliary timer has no output toggle latch and no alternate output function.

The individual configuration for timer T5 is determined by its bitaddressable control register T5CON. Note that functions which are present in both timers of block GPT2 are controlled in the same bit positions and in the same manner in each of the specific control registers.

| 15   | 14        | 13 | , ,                                                                                                                                                                                                              | 12    | 11 | 10 | 9             | 8    | 7   | 6    | 5   | 4 | 3 | 2   | 1 | 0 |
|------|-----------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|---------------|------|-----|------|-----|---|---|-----|---|---|
| T5SC | T5<br>CLR | CI |                                                                                                                                                                                                                  | -     | -  | -  | T5<br>UDE     | T5UD | T5R | -    | T5M |   |   | T5I |   |   |
| rw   | rw        | ı  | rw -                                                                                                                                                                                                             |       |    | -  | rw rw rw - rv |      |     | w rw |     |   |   |     |   |   |
| Bit  |           |    | Fur                                                                                                                                                                                                              | nctic | on |    |               |      |     |      |     |   |   |     |   |   |
| T5I  |           |    | Timer 5 Input Selection Depends on the Operating Mode, see respective sections.                                                                                                                                  |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5M  |           |    | Timer 5 Mode Control (Basic Operating Mode) 0 0: Timer Mode 0 1: Counter Mode 1 0: Gated Timer with Gate active low 1 1: Gated Timer with Gate active high                                                       |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5R  |           |    | Timer 5 Run Bit T5R = '0': Timer / Counter 5 stops T5R = '1': Timer / Counter 5 runs                                                                                                                             |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5UD |           |    | Timer 5 Up / Down Control *)                                                                                                                                                                                     |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5UD | E         |    | Timer 5 External Up/Down Enable *)                                                                                                                                                                               |       |    |    |               |      |     |      |     |   |   |     |   |   |
| CI   |           |    | Register CAPREL Input Selection  0 0: Capture disabled  0 1: Positive transition (rising edge) on CAPIN  1 0: Negative transition (falling edge) on CAPIN  1 1: Any transition (rising or falling edge) on CAPIN |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5CL | R         |    | Timer 5 Clear Bit T5CLR = '0': Timer 5 not cleared on a capture T5CLR = '1': Timer 5 is cleared on a capture                                                                                                     |       |    |    |               |      |     |      |     |   |   |     |   |   |
| T5SC |           |    | Timer 5 Capture Mode Enable  T5SC = '0': Capture into register CAPREL Disabled  T5SC = '1': Capture into register CAPREL Enabled                                                                                 |       |    |    |               |      |     |      |     |   |   |     |   |   |

<sup>\*)</sup> For the effects of bits TxUD and TxUDE refer to the direction table (see T6 section).

## **Count Direction Control for Auxiliary Timer**

The count direction of the auxiliary timer can be controlled in the same way as for the core timer T6. The description and the table apply accordingly.

### **Timer T5 in Timer Mode or Gated Timer Mode**

When the auxiliary timer T5 is programmed to timer mode or gated timer mode, its operation is the same as described for the core timer T6. The descriptions, figures and tables apply accordingly with one exception:

• There is no output toggle latch and no alternate output pin for T5.

### **Timer T5 in Counter Mode**

Counter mode for the auxiliary timer T5 is selected by setting bit field T5M in register T5CON to '001<sub>B</sub>'. In counter mode timer T5 can be clocked either by a transition at the external input pin T5IN, or by a transition of timer T6's output toggle latch T6OTL.



Figure 9-16
Block Diagram of Auxiliary Timer T5 in Counter Mode

The event causing an increment or decrement of the timer can be a positive, a negative, or both a positive and a negative transition at either the input pin, or at the toggle latch T6OTL. Bit field T5I in control register T5CON selects the triggering transition (see table below).

## **GPT2 Auxiliary Timer (Counter Mode) Input Edge Selection**

| T5I   | Triggering Edge for Counter Increment / Decrement                    |  |  |  |  |  |  |
|-------|----------------------------------------------------------------------|--|--|--|--|--|--|
| X 0 0 | None. Counter T5 is disabled                                         |  |  |  |  |  |  |
| 0 0 1 | Positive transition (rising edge) on T5IN                            |  |  |  |  |  |  |
| 010   | Negative transition (falling edge) on T5IN                           |  |  |  |  |  |  |
| 0 1 1 | Any transition (rising or falling edge) on T5IN                      |  |  |  |  |  |  |
| 101   | Positive transition (rising edge) of output toggle latch T6OTL       |  |  |  |  |  |  |
| 110   | Negative transition (falling edge) of output toggle latch T6OTL      |  |  |  |  |  |  |
| 111   | Any transition (rising or falling edge) of output toggle latch T6OTL |  |  |  |  |  |  |

**Note:** Only state transitions of T6OTL which are caused by the overflows/underflows of T6 will trigger the counter function of T5. Modifications of T6OTL via software will NOT trigger the counter function of T5.

The maximum input frequency which is allowed in counter mode is  $f_{\text{CPU}}/4$  (2.5 MHz @  $f_{\text{CPU}}=20$  MHz). To ensure that a transition of the count input signal which is applied to T5IN is correctly recognized, its level should be held high or low for at least 4  $f_{\text{CPU}}$  cycles before it changes.

### **Timer Concatenation**

Using the toggle bit T6OTL as a clock source for the auxiliary timer in counter mode concatenates the core timer T6 with the auxiliary timer. Depending on which transition of T6OTL is selected to clock the auxiliary timer, this concatenation forms a 32-bit or a 33-bit timer / counter.

- 32-bit Timer/Counter: If both a positive and a negative transition of T6OTL is used to clock the auxiliary timer, this timer is clocked on every overflow/underflow of the core timer T6. Thus, the two timers form a 32-bit timer.
- 33-bit Timer/Counter: If either a positive or a negative transition of T6OTL is selected to clock the auxiliary timer, this timer is clocked on every second overflow/underflow of the core timer T6. This configuration forms a 33-bit timer (16-bit core timer+T6OTL+16-bit auxiliary timer).

The count directions of the two concatenated timers are not required to be the same. This offers a wide variety of different configurations.

T6 can operate in timer, gated timer or counter mode in this case.



Figure 9-17
Concatenation of Core Timer T6 and Auxiliary Timer T5

### **GPT2 Capture/Reload Register CAPREL in Capture Mode**

This 16-bit register can be used as a capture register for the auxiliary timer T5. This mode is selected by setting bit T5SC='1' in control register T5CON. The source for a capture trigger is the external input pin CAPIN, which is an alternate input function of port pin P3.2. Either a positive, a negative, or both a positive and a negative transition at this pin can be selected to trigger the capture function. The active edge is controlled by bit field CI in register T5CON. The same coding is used as in the two least significant bits of bit field T5I (see table in counter mode section).

The maximum input frequency for the capture trigger signal at CAPIN is  $f_{\text{CPU}}/4$  (2.5 MHz @  $f_{\text{CPU}}$ =20 MHz). To ensure that a transition of the capture trigger signal is correctly recognized, its level should be held for at least 4  $f_{\text{CPU}}$  cycles before it changes.

When a selected transition at the external input pin CAPIN is detected, the contents of the auxiliary timer T5 are latched into register CAPREL, and interrupt request flag CRIR is set. With the same event, timer T5 can be cleared to 0000<sub>H</sub>. This option is controlled by bit T5CLR in register T5CON. If T5CLR='0', the contents of timer T5 are not affected by a capture. If T5CLR='1', timer T5 is cleared after the current timer value has been latched into register CAPREL.

**Note:** Bit T5SC only controls whether a capture is performed or not. If T5SC='0', the input pin CAPIN can still be used to clear timer T5 or as an external interrupt input. This interrupt is controlled by the CAPREL interrupt control register CRIC.



Figure 9-18
GPT2 Register CAPREL in Capture Mode

## **GPT2 Capture/Reload Register CAPREL in Reload Mode**

This 16-bit register can be used as a reload register for the core timer T6. This mode is selected by setting bit T6SR='1' in register T6CON. The event causing a reload in this mode is an overflow or underflow of the core timer T6.

When timer T6 overflows from  $FFF_H$  to  $0000_H$  (when counting up) or when it underflows from  $0000_H$  to  $FFF_H$  (when counting down), the value stored in register CAPREL is loaded into timer T6. This will not set the interrupt request flag CRIR associated with the CAPREL register. However, interrupt request flag T6IR will be set indicating the overflow/underflow of T6.



Figure 9-19
GPT2 Register CAPREL in Reload Mode

## **GPT2 Capture/Reload Register CAPREL in Capture-And-Reload Mode**

Since the reload function and the capture function of register CAPREL can be enabled individually by bits T5SC and T6SR, the two functions can be enabled simultaneously by setting both bits. This feature can be used to generate an output frequency that is a multiple of the input frequency.



Figure 9-20
GPT2 Register CAPREL in Capture-And-Reload Mode

This combined mode can be used to detect consecutive external events which may occur aperiodically, but where a finer resolution, that means, more 'ticks' within the time between two external events is required.

For this purpose, the time between the external events is measured using timer T5 and the CAPREL register. Timer T5 runs in timer mode counting up with a frequency of eg.  $f_{CPU}/32$ . The external events are applied to pin CAPIN. When an external event occurs, the timer T5 contents are latched into register CAPREL, and timer T5 is cleared (T5CLR='1'). Thus, register CAPREL always contains the correct time between two events, measured in timer T5 increments. Timer T6, which runs in timer mode counting down with a frequency of eg.  $f_{CPU}/4$ , uses the value in register CAPREL

to perform a reload on underflow. This means, the value in register CAPREL represents the time between two underflows of timer T6, now measured in timer T6 increments. Since timer T6 runs 8 times faster than timer T5, it will underflow 8 times within the time between two external events. Thus, the underflow signal of timer T6 generates 8 'ticks'. Upon each underflow, the interrupt request flag T6IR will be set and bit T6OTL will be toggled. The state of T6OTL may be output on pin T6OUT. This signal has 8 times more transitions than the signal which is applied to pin CAPIN.

The underflow signal of timer T6 can furthermore be used to clock one or more of the timers of the CAPCOM units, which gives the user the possibility to set compare events based on a finer resolution than that of the external events.

### **Interrupt Control for GPT2 Timers and CAPREL**

When a timer overflows from FFF<sub>H</sub> to 0000<sub>H</sub> (when counting up), or when it underflows from 0000<sub>H</sub> to FFFF<sub>H</sub> (when counting down), its interrupt request flag (T5IR or T6IR) in register TxIC will be set. Whenever a transition according to the selection in bit field CI is detected at pin CAPIN, interrupt request flag CRIR in register CRIC is set. Setting any request flag will cause an interrupt to the respective timer or CAPREL interrupt vector (T5INT, T6INT or CRINT) or trigger a PEC service, if the respective interrupt enable bit (T5IE or T6IE in register TxIC, CRIE in register CRIC) is set. There is an interrupt control register for each of the two timers and for the CAPREL register.



**Note:** Please refer to the general Interrupt Control Register description for an explanation of the control fields.