## MAZARITA\_TEAM

### Alaa\_Salah Mohanad\_Mohamed

#### Contents

| 1) | Design Code:   | 2  |
|----|----------------|----|
| 2) | Snippets:      | 11 |
|    | Synthesis:     |    |
| -  | XDC:           |    |
|    | Sources Files: |    |

#### 1) Design Code:

#### →ALSU:

```
module ALSU (
                input wire [2:0] A,
                input wire [2:0] B,
                input wire [2:0] opcode,
                input wire cin,
                input wire serial in,
                input wire direction,
                input wire red_op_A,
                input wire red op B,
                input wire byPass_A,
                input wire byPass_B,
                input wire clk,
                input wire rst,
                output reg valid,
                output reg [5:0] out,
                output reg [15:0] leds
            );
//parameters
parameter INPUT_PRIORITY = "A";
parameter FULL ADDER = "ON";
//internal signals
wire [15:0] led blink;
always @(posedge clk or posedge rst) begin
    //valid <=1;
    if (rst) begin
        // reset
        out <= 'b0;
        leds <= 'b0;
        valid <= 1;</pre>
    else if(byPass_A && ~byPass_B) begin
        out <= A;
        valid <= 1;</pre>
    end
    else if(byPass_B && ~byPass_A) begin
        out <= B;
```

```
valid <= 1;</pre>
end
else if(byPass_A && byPass_B) begin
    out <= INPUT_PRIORITY;</pre>
    valid <= 1;</pre>
end
else begin
    case (opcode)
         3'b000 : begin
                                             // AND
             valid <= 1;</pre>
             if(red_op_A && ~red_op_B)
                  out <= &A;
             else if(~red_op_A && red_op_B)
                  out <= &B;
             else if(red_op_A && red_op_B)
                  out <= &INPUT_PRIORITY;</pre>
             else
                 out <= A & B;
         end
         3'b001 : begin
             valid <= 1;</pre>
                                                 // XOR
             if(red_op_A && ~red_op_B)
                  out <= ^A;
             else if(~red_op_A && red_op_B)
                  out <= ^B;
             else if(red_op_A && red_op_B)
                  out <= ^INPUT PRIORITY;</pre>
             else
                  out <= A ^ B;
         end
                                                 // Addition
         3'b010 : begin
             if(red_op_A || red_op_B) begin
                  out <= 0;
                 leds <= led_blink;</pre>
                 valid <=0;</pre>
             end
             else begin
                  valid <= 1;</pre>
             if(FULL ADDER == "ON")
                  out \leftarrow A + B + cin;
             else
                 out <= A + B;
```

```
end
end
3'b011 : begin
                                         // Multiplication
    if(red_op_A || red_op_B) begin
         out <= 0;
         leds <= led_blink;</pre>
         valid <=0;</pre>
    end
    else
         valid <= 1;</pre>
         out <= A * B;
end
3'b100 : begin
                                         // Shift output
    if(red_op_A || red_op_B) begin
         out <= 0;
         leds <= led_blink;</pre>
         valid <=0;</pre>
    end
    else begin
         valid <= 1;</pre>
         if(direction)
             out <= {out[4:0], serial_in};</pre>
         else
             out <= {serial in, out[5:1]};</pre>
    end
end
3'b101 : begin
                                         // Rotation
    if(red_op_A || red_op_B) begin
         out <= 0;
         leds <= led_blink;</pre>
         valid <=0;</pre>
    end
    else begin
         valid <= 1;</pre>
         if(direction)
             out <= {out[4:0], out[5]};</pre>
         else
             out <= {out[0], out[5:1]};</pre>
    end
end
3'b110 || 3'b111 : begin
                              // Invalid opcode
    out <= 0;
    leds <= led_blink;</pre>
    valid <=0;</pre>
end
```

#### →Blinking:

```
module blinking(clk,led );//input reset,
input wire clk;
reg [27:0] counter;
output reg [15:0] led;
reg clkout;
initial begin
    counter = 0;
    clkout = 0;
    led = 0;
end
always @(posedge clk) begin
    if (counter == 0) begin
        counter <= 149999999;//actual value used to be shown on board blinking</pre>
        clkout <= ~clkout;</pre>
    end else begin
        counter <= counter - 1;</pre>
    end
end
always @(posedge clkout) begin
             led <= ~led;</pre>
    end
endmodule
```

#### → Seven\_Segment Display

```
module ALSU Display(
                    input clock 100Mhz, // 100 Mhz clock source on Basys 3 FPGA
                    input reset,
                    input valid,
                    input wire[5:0] out_ALU,
                    output reg [3:0] Anode Activate,
                    output reg [6:0] LED out
                    );
    reg [3:0] LED BCD;
   reg [19:0] refresh counter; // 20-bit for creating 10.5ms refresh period or
380Hz refresh rate
   //reg [3:0] refresh counter; // the first 2 MSB bits for creating 4 LED-
activating signals with 2.6ms digit period
    wire [1:0] LED activating counter;
    //output reg [3:0] Anode Activate, // anode signals of the 7-segment LED
display
    //output reg [6:0] LED_out// cathode patterns of the 7-segment LED display
    always @(posedge clock_100Mhz or posedge reset)
    begin
        if(reset==1)
            refresh counter <= 0;
        else
            refresh counter <= refresh counter + 1;</pre>
    end
    assign LED activating counter = refresh counter[19:18];
    // anode activating signals for 4 LEDs, digit period of 2.6ms
    // decoder to generate anode signals
    always @(*)
    begin
        case(LED_activating_counter) //anode active high so invert all bits
        2'b00: begin
            Anode Activate = 4'b1110;
            // activate LED4 and Deactivate LED2, LED3, LED1
            if(~valid)
                LED BCD = 4'b1011;
            else LED BCD = out ALU[3:0];
              end
        2'b01: begin
            Anode_Activate = 4'b1101;
            // activate LED3 and Deactivate LED1, LED2, LED4
            if(~valid)
                LED_BCD = 4'b0000;
            else LED BCD = out ALU[5:4];
```

```
end
        2'b10: begin
            Anode Activate = 4'b1011;
            // activate LED2 and Deactivate LED3, LED1, LED4
            if(~valid)
                LED BCD = 4'b0100;
            else LED BCD = 4'bxxxx;
                end
        2'b11: begin
            Anode Activate = 4'b0111;
            // activate LED1 and Deactivate LED2, LED3, LED4
            if(~valid)
                LED BCD = 4'b1110;
            else LED BCD = 4'bxxxx;
               end
        endcase
    end
    // Cathode patterns of the 7-segment LED display
    always @(*)
    begin
        case(LED BCD) // cathode active low
        4'b0000: LED_out = 7'b0000001; // "0"
        4'b0001: LED out = 7'b1001111; // "1"
        4'b0010: LED out = 7'b0010010; // "2"
        4'b0011: LED_out = 7'b0000110; // "3"
        4'b0100: LED out = 7'b1001100; // "4"
        4'b0101: LED_out = 7'b0100100; // "5"
        4'b0110: LED out = 7'b0100000; // "6"
        4'b0111: LED out = 7'b0001111; // "7"
        4'b1000: LED_out = 7'b00000000; // "8"
        4'b1001: LED out = 7'b0000100; // "9"
        4'b1010: LED_out = 7'b0001000; // "10--> A"
        4'b1011: LED_out = 7'b11000000; // "11--> b"
        4'b1100: LED_out = 7'b0110001; // "12--> C"
        4'b1101: LED out = 7'b1000010; // "13--> d"
        4'b1110: LED_out = 7'b0110000; // "14--> E"
        4'b1111: LED_out = 7'b0111000; // "15--> F"
        default: LED_out = 7'b1111110; // "- activate common G only"
        endcase
    end
endmodule
```

#### $\rightarrow$ D f/f

```
module D_Asynch(d,clk,rst,q);
input wire rst,clk;
input wire [2:0] d;
output reg [2:0] q;
//output wire [2:0] qbar;

always @(posedge clk or posedge rst) begin
    if (rst)
        q<=0;
    else begin
        q <= d;
    end
end
//assign qbar = ~q;
endmodule</pre>
```

#### **→**TopModule

```
module ALSU_TO_SEVEN_SEGMENT(
                             input wire [2:0] A,
                             input wire [2:0] B,
                             input wire [2:0] opcode,
                             input wire cin,
                             input wire serial_in,
                             input wire direction,
                             input wire red_op_A,
                             input wire red op B,
                             input wire byPass_A,
                             input wire byPass_B,
                             input wire clk,
                             input wire rst,
                             output wire[3:0] anode,
                             output wire[6:0] cathode,
                             output wire[15:0] leds
                                 );
//internal wires
wire [5:0] out_ALSU;
wire valid;
```

```
wire [2:0] A_registered,B_registered;
D_Asynch A_(A,clk,rst,A_registered);
D_Asynch B_(B,clk,rst,B_registered);
// instance for ALSU block
ALSU_
ALSU_A_registered,B_registered,opcode,cin,serial_in,direction,red_op_A,red_op_B,b
yPass_A,byPass_B,clk,rst,valid,out_ALSU,leds);
//instance for 7 segment display
ALSU_Display ALSU_display_on_7segment(clk,rst,valid,out_ALSU,anode,cathode);
endmodule
```

#### →Test Bench

```
module ALSU TO SEVEN SEGMENT tb();
reg rst,clk,cin,serial_in,direction,red_op_A,red_op_B,byPass_A,byPass_B;
reg [2:0] A,B,opcode;
wire [3:0] anode;
wire [6:0] cathode;
wire [15:0] leds;
//wire valid;
initial begin
   clk = 0;
    forever #1 clk = ~clk;
end
integer i ;
initial begin
    rst = 1;
   cin = 0;
    serial_in = 0;
    direction = 1;// for left
   red_op_B = 0;
    red_op_A = 0;
    byPass A = 0;
   byPass_B = 0;
    A = b001;
    B = 'b010;
    opcode = 000; // for AND operation
    #2;
    // for checking bypass A
    byPass_A = 1;
    //byPass_B = 0;
    rst = 0;
```

```
#4;
// for checking bypass B
byPass_A = 0;
byPass_B = 1;
#2;
//for checking input priority
A = 'b111;
B = b100;
#4;
byPass_A = 1;
#2;
byPass A = 0;
byPass_B = 0;
rst = 1;
#2;
//then go through opcode case
rst = 0;
// for reduction A
red_op_A = 1;
red_op_B = 0;
#2;
//for reduction B
red op A = 0;
red_op_B = 1;
#2;
// checking input priority to reduction operation opcode = 000 (AND)
red_op_A = 1;
#2;
// bitwise AND --> out = A & B
red_op_A = 0;
red_op_B = 0;
#2;
// the same operation at opcode = 001 XOR(^) so i'll write only one case
opcode = 'b001;
#2;
//addition
A = 'b010;
B = 'b011;
opcode = 'b010;
#2;
opcode = 'b011;//multplication
#2;
// check invalid case when not logic opcode but use red-op-a
```

```
red_op_A = 1;
    #20;// blinking working well
    rst = 1;
    red op A = 0;
    red_op_B = 0;
    #2;
    rst = 0;
    opcode = 'b100;// left operation for each clk posedge then put long delay and
random for serial in
    for(i = 0; i<10; i = i+1) begin
        @(negedge clk)
        serial in = $random;
    end
    #2;
    direction = 0;
    for(i = 0; i<10; i = i+1) begin
        @(negedge clk)
        serial_in = $random;
    end
    #2;
    opcode = 'b101;
    #2;
    direction = 1;
    #10;
    direction = 0;
    #10;
    $stop;
end
ALSU TO SEVEN SEGMENT
DUT(A,B,opcode,cin,serial_in,direction,red_op_A,red_op_B,byPass_A,byPass_B,clk,rs
t,anode,cathode,leds);
endmodule
```

#### 2) Snippets:

1. At start reset is high for 2 time unit as delay so output is 0,then deactivated reset and now bypass A is high so out is equal to A which is shown in the following figure also Cathode is activated by B, C led only to display one.



2. Here ByPass B is active then out = B which is 2 and cathode is activated by abdeg leds to display 2.



3. Here both bypass a,b are high then take the value of INPUTPRIORITY parameter only least six bits which is one.



4. Reduction operation for A.



#### 5. Reduction operation for B [4 in decimal]



#### 6. And operation between A (7) & B (4) = 4



#### 7. Opcode = 001 Xor operation between A ^ B



8. Addition and multiplication for A, B



9. Invalid case opcode not logic op but red\_op\_A is high Then leds are blinking



## 10. Shift operation before vertical yellow line is left shift and after that is shift right



# 11. Finally with opcode 101 there is rotate operation where direction is high then rotate to left otherwise rotate to the right



#### 3) Synthesis:









#### **4)XDC:**

```
## This file is a general .xdc for the Basys3 rev B board
## To use it in a project:
## - uncomment the lines corresponding to used pins
## - rename the used ports (in each line, after get_ports) according to the top
level signal names in the project
## Clock signal
```

```
#create clock -add -name sys clk pin -period 10.00 -waveform {0 5} [get ports
clk]
## Switches
                                      IOSTANDARD LVCMOS33 } [get_ports
set_property -dict { PACKAGE_PIN V17
opcode[0]]
set_property -dict { PACKAGE_PIN V16
                                      IOSTANDARD LVCMOS33 } [get_ports
opcode[1]]
set property -dict { PACKAGE PIN W16
                                      IOSTANDARD LVCMOS33 } [get ports
opcode[2]]
set_property -dict { PACKAGE_PIN W17
                                      IOSTANDARD LVCMOS33 } [get_ports A[0]]
set_property -dict { PACKAGE_PIN W15
                                      IOSTANDARD LVCMOS33 } [get_ports A[1]]
set_property -dict { PACKAGE_PIN V15
                                      IOSTANDARD LVCMOS33 } [get_ports A[2]]
set_property -dict { PACKAGE_PIN W14
                                      IOSTANDARD LVCMOS33 } [get_ports B[0]]
set_property -dict { PACKAGE_PIN W13
                                      IOSTANDARD LVCMOS33 } [get_ports B[1]]
set property -dict { PACKAGE PIN V2
                                      IOSTANDARD LVCMOS33 } [get ports B[2]]
set_property -dict { PACKAGE_PIN T3
                                      IOSTANDARD LVCMOS33 } [get_ports cin]
set_property -dict { PACKAGE_PIN T2
                                      IOSTANDARD LVCMOS33 } [get_ports red_op_A]
set_property -dict { PACKAGE_PIN R3
                                      IOSTANDARD LVCMOS33 } [get_ports red_op_B]
set_property -dict { PACKAGE_PIN W2
                                      IOSTANDARD LVCMOS33 } [get_ports byPass_A]
set property -dict { PACKAGE PIN U1
                                      IOSTANDARD LVCMOS33 } [get ports byPass B]
set_property -dict { PACKAGE_PIN T1
                                      IOSTANDARD LVCMOS33 } [get_ports
direction]
set_property -dict { PACKAGE_PIN R2
                                      IOSTANDARD LVCMOS33 } [get_ports
serial in]
## LEDs
set property -dict { PACKAGE PIN U16
                                      IOSTANDARD LVCMOS33 } [get ports leds[0]]
                                      IOSTANDARD LVCMOS33 } [get ports leds[1]]
set_property -dict { PACKAGE_PIN E19
set_property -dict { PACKAGE_PIN U19
                                      IOSTANDARD LVCMOS33 } [get_ports leds[2]]
                                      IOSTANDARD LVCMOS33 } [get_ports leds[3]]
set_property -dict { PACKAGE_PIN V19
set_property -dict { PACKAGE_PIN W18
                                      IOSTANDARD LVCMOS33 } [get_ports leds[4]]
set_property -dict { PACKAGE_PIN U15
                                      IOSTANDARD LVCMOS33 } [get_ports leds[5]]
set_property -dict { PACKAGE_PIN U14
                                      IOSTANDARD LVCMOS33 } [get_ports leds[6]]
set_property -dict { PACKAGE_PIN V14
                                      IOSTANDARD LVCMOS33 } [get_ports leds[7]]
set property -dict { PACKAGE PIN V13
                                      IOSTANDARD LVCMOS33 } [get ports leds[8]]
set_property -dict { PACKAGE_PIN V3
                                      IOSTANDARD LVCMOS33 } [get_ports leds[9]]
set property -dict { PACKAGE PIN W3
                                      IOSTANDARD LVCMOS33 } [get ports leds[10]]
set_property -dict { PACKAGE_PIN U3
                                      IOSTANDARD LVCMOS33 } [get_ports leds[11]]
set_property -dict { PACKAGE_PIN P3
                                      IOSTANDARD LVCMOS33 } [get_ports leds[12]]
set property -dict { PACKAGE PIN N3
                                      IOSTANDARD LVCMOS33 } [get ports leds[13]]
                                      IOSTANDARD LVCMOS33 } [get ports leds[14]]
set property -dict { PACKAGE PIN P1
```

```
set_property -dict { PACKAGE_PIN L1
                                       IOSTANDARD LVCMOS33 } [get_ports leds[15]]
##7 Segment Display
set_property -dict { PACKAGE_PIN W7
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[6]]
set_property -dict { PACKAGE_PIN W6
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[5]]
set_property -dict { PACKAGE_PIN U8
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[4]]
set_property -dict { PACKAGE_PIN V8
                                      IOSTANDARD LVCMOS33 } [get ports
cathode[3]]
set_property -dict { PACKAGE_PIN U5
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[2]]
set_property -dict { PACKAGE_PIN V5
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[1]]
set_property -dict { PACKAGE_PIN U7
                                      IOSTANDARD LVCMOS33 } [get_ports
cathode[0]]
#set_property -dict { PACKAGE_PIN V7
                                       IOSTANDARD LVCMOS33 } [get_ports dp]
set_property -dict { PACKAGE_PIN U2
                                      IOSTANDARD LVCMOS33 } [get_ports anode[0]]
set_property -dict { PACKAGE_PIN U4
                                      IOSTANDARD LVCMOS33 } [get_ports anode[1]]
                                      IOSTANDARD LVCMOS33 } [get_ports anode[2]]
set_property -dict { PACKAGE_PIN V4
set_property -dict { PACKAGE_PIN W4
                                      IOSTANDARD LVCMOS33 } [get_ports anode[3]]
##Buttons
set_property -dict { PACKAGE_PIN U18
                                       IOSTANDARD LVCMOS33 } [get_ports rst]
#set_property -dict { PACKAGE_PIN T18
                                       IOSTANDARD LVCMOS33 } [get_ports btnU]
#set_property -dict { PACKAGE_PIN W19
                                        IOSTANDARD LVCMOS33 } [get_ports btnL]
#set_property -dict { PACKAGE_PIN T17
                                        IOSTANDARD LVCMOS33 } [get_ports btnR]
                                        IOSTANDARD LVCMOS33 } [get_ports btnD]
#set_property -dict { PACKAGE_PIN U17
##Pmod Header JA
#set_property -dict { PACKAGE_PIN J1
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[0]};#Sch name = JA1
#set_property -dict { PACKAGE_PIN L2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[1]}; #Sch name = JA2
#set_property -dict { PACKAGE_PIN J2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[2]}; #Sch name = JA3
#set_property -dict { PACKAGE_PIN G2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[3]}; #Sch name = JA4
```

```
#set_property -dict { PACKAGE_PIN H1
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[4]}; #Sch name = JA7
#set_property -dict { PACKAGE_PIN K2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[5]}; #Sch name = JA8
#set_property -dict { PACKAGE_PIN H2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[6]}; #Sch name = JA9
#set_property -dict { PACKAGE_PIN G3
                                       IOSTANDARD LVCMOS33 } [get_ports
{JA[7]}; #Sch name = JA10
##Pmod Header JB
#set_property -dict { PACKAGE_PIN A14
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[0]}; #Sch name = JB1
#set_property -dict { PACKAGE_PIN A16
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[1]}; #Sch name = JB2
#set_property -dict { PACKAGE_PIN B15
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[2]}; #Sch name = JB3
#set_property -dict { PACKAGE_PIN B16
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[3]}; #Sch name = JB4
#set_property -dict { PACKAGE_PIN A15
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[4]}; #Sch name = JB7
#set_property -dict { PACKAGE_PIN A17
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[5]}; #Sch name = JB8
#set_property -dict { PACKAGE_PIN C15
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[6]}; #Sch name = JB9
#set_property -dict { PACKAGE_PIN C16
                                        IOSTANDARD LVCMOS33 } [get_ports
{JB[7]}; #Sch name = JB10
##Pmod Header JC
#set_property -dict { PACKAGE_PIN K17
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[0]}];#Sch name = JC1
#set_property -dict { PACKAGE_PIN M18
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[1]}];#Sch name = JC2
#set_property -dict { PACKAGE_PIN N17
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[2]}];#Sch name = JC3
                                        IOSTANDARD LVCMOS33 } [get_ports
#set_property -dict { PACKAGE_PIN P18
{JC[3]}; #Sch name = JC4
#set_property -dict { PACKAGE_PIN L17
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[4]}; #Sch name = JC7
                                        IOSTANDARD LVCMOS33 } [get_ports
#set_property -dict { PACKAGE_PIN M19
{JC[5]}];#Sch name = JC8
#set_property -dict { PACKAGE_PIN P17
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[6]}];#Sch name = JC9
#set_property -dict { PACKAGE_PIN R18
                                        IOSTANDARD LVCMOS33 } [get_ports
{JC[7]}; #Sch name = JC10
```

```
##Pmod Header JXADC
#set_property -dict { PACKAGE_PIN J3
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[0]}];#Sch name = XA1_P
                                       IOSTANDARD LVCMOS33 } [get_ports
#set_property -dict { PACKAGE_PIN L3
{JXADC[1]}];#Sch name = XA2_P
#set_property -dict { PACKAGE_PIN M2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[2]}];#Sch name = XA3_P
#set_property -dict { PACKAGE_PIN N2
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[3]}];#Sch name = XA4_P
#set_property -dict { PACKAGE_PIN K3
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[4]}];#Sch name = XA1_N
#set_property -dict { PACKAGE_PIN M3
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[5]}];#Sch name = XA2_N
#set_property -dict { PACKAGE_PIN M1
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[6]}];#Sch name = XA3_N
#set_property -dict { PACKAGE_PIN N1
                                       IOSTANDARD LVCMOS33 } [get_ports
{JXADC[7]}];#Sch name = XA4_N
##VGA Connector
#set_property -dict { PACKAGE_PIN G19
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaRed[0]}]
#set_property -dict { PACKAGE_PIN H19
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaRed[1]}]
#set_property -dict { PACKAGE_PIN J19
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaRed[2]}]
#set_property -dict { PACKAGE_PIN N19
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaRed[3]}]
#set_property -dict { PACKAGE_PIN N18
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaBlue[0]}]
#set_property -dict { PACKAGE_PIN L18
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaBlue[1]}]
#set_property -dict { PACKAGE_PIN K18
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaBlue[2]}]
#set_property -dict { PACKAGE_PIN J18
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaBlue[3]}]
#set_property -dict { PACKAGE_PIN J17
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaGreen[0]}]
#set_property -dict { PACKAGE_PIN H17
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaGreen[1]}]
#set_property -dict { PACKAGE_PIN G17
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaGreen[2]}]
#set_property -dict { PACKAGE_PIN D17
                                        IOSTANDARD LVCMOS33 } [get_ports
{vgaGreen[3]}]
                                       IOSTANDARD LVCMOS33 } [get_ports Hsync]
#set_property -dict { PACKAGE_PIN P19
```

```
#set_property -dict { PACKAGE_PIN R19
                                IOSTANDARD LVCMOS33 } [get_ports Vsync]
##USB-RS232 Interface
#set_property -dict { PACKAGE_PIN B18
                                IOSTANDARD LVCMOS33 } [get_ports RsRx]
#set property -dict { PACKAGE PIN A18
                                IOSTANDARD LVCMOS33 } [get ports RsTx]
##USB HID (PS/2)
PULLUP true }
[get_ports PS2Clk]
PULLUP true }
[get_ports PS2Data]
##Ouad SPI Flash
##Note that CCLK_0 cannot be placed in 7 series devices. You can access it using
##STARTUPE2 primitive.
#set_property -dict { PACKAGE_PIN D18
                                IOSTANDARD LVCMOS33 } [get_ports
{QspiDB[0]}]
{QspiDB[1]}]
#set_property -dict { PACKAGE_PIN G18
                               IOSTANDARD LVCMOS33 } [get_ports
{QspiDB[2]}]
#set property -dict { PACKAGE PIN F18
                               IOSTANDARD LVCMOS33 } [get ports
{QspiDB[3]}]
## Configuration options, can be used for all designs
set_property CONFIG_VOLTAGE 3.3 [current_design]
set_property CFGBVS VCCO [current_design]
## SPI configuration mode options for QSPI boot, can be used for all designs
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
set_property BITSTREAM.CONFIG.CONFIGRATE 33 [current_design]
set property CONFIG MODE SPIx4 [current design]
```

#### 5) Sources Files:

https://drive.google.com/drive/folders/1yqP9wNd3dxJazNdYnQVOibtiw5X8h21X?usp=sharing

**Thanks**