# **Vivado Design Suite Tutorial**

## Hierarchical Design

UG946 (v2014.1) April 2, 2014





## **Revision History**

The following table shows the revision history for this document.

| Date       | Version | Changes                                                                                                                                                                                                                                                                                                    |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04/02/2014 | 2014.1  | Revisions to manual for Vivado Design Suite 2014.1 release:  Modified command lines in manual because of these changes:  • set_module_attribute is now entered as set_attribute module  • set_impl_attribute is now entered as set_attribute impl  • set_ooc_attribute is now entered as set_attribute ooc |
|            |         | In <b>Examine the HD.PARTPIN_RANGE Constraints</b> , added <b>IMPORTANT</b> note concerning Warnings related to cell pins that cannot have Partition Pins.                                                                                                                                                 |



## **Table of Contents**

| Revision History                                       | 2  |
|--------------------------------------------------------|----|
| Hierarchical Design Tutorial                           | 5  |
| Overview                                               |    |
| Tutorial Design Description                            | 5  |
| Software Requirements                                  | 5  |
| Hardware Requirements                                  | 5  |
| Locating Tutorial Design Files                         | 6  |
| Lab: Top-Down Module Reuse                             | 7  |
| Introduction                                           |    |
| Step 1: Define the Top-Level Module and Implementation | 7  |
| Edit design.tcl                                        | 7  |
| Step 2: Synthesize the Top-Level Module                | 9  |
| Step 3: Define the OOC Modules and Implementations     |    |
| Step 4: Synthesize the OOC Modules                     | 11 |
| Step 5: Defining the Top-Level Constraints             | 12 |
| Load the Top-Level Design and Constraints              | 12 |
| Examine the Pblock Constraints                         | 13 |
| Examine the HD.PARTPIN_RANGE Constraints               | 13 |
| Embedded I/O Constraints                               | 14 |
| Step 6: Run the Top-Down Implementation                | 16 |
| Step 7: Examine the Generated OOC Constraints          | 18 |
| Examine the Timing XDC Constraints                     |    |
| Examine the Physical XDC Constraints                   | 19 |
| Examine the Optimization XDC Constraints               | 19 |
| Overview of Interface Budget XDC Constraints           | 20 |
| Examine the PartPin Locations                          | 20 |
| Step 8: Run the OOC and Top-Level Implementations      | 21 |
| Step 9: Examine Other Tcl Scripts                      | 22 |
| Step 10: Verifying Timing Results                      | 24 |
| Open a Checkpoint in the Vivado IDE                    | 24 |
|                                                        |    |



| Verify Timing Results                | 26 |
|--------------------------------------|----|
| Checking the Log Files               | 27 |
| Conclusion                           | 28 |
| Chapter 1 Legal Notices              | 29 |
| Please Read: Important Legal Notices | 29 |



## Hierarchical Design Tutorial

#### **Overview**

This Vivado<sup>®</sup> Hierarchical Design (HD) flow is only supported in the non-project batch flow. However, this tutorial will still use the Vivado IDE to create the required floorplan, timing, and context constraints. This methodology and these tools will help designers set up a design for Team Design parallel processing.

## **Tutorial Design Description**

The small sample design used in this tutorial has a set of RTL design sources consisting of Verilog and VHDL. The VHDL sources are from multiple VHDL libraries. The design used throughout this tutorial contains:

- A RISC processor
- A pseudo FFT
- Gigabit transceivers
- Two USB port modules
- An xc7k70t device

## **Software Requirements**

This tutorial requires that the 2014.1 Vivado Design Suite software release or later is installed. For installation instructions and information, see the *Vivado Design Suite User Guide: Release Notes, Installation, and Licensing* (UG973).

### **Hardware Requirements**

The supported Operating Systems include Redhat 5.6 Linux 64 and 32 bit, and Windows 7, 64 and 32 bit.

Xilinx<sup>®</sup> recommends a minimum of 2 GB of RAM when using the Vivado software on larger devices. For this tutorial, a smaller xc7k70t design is used, and the number of designs open at one time is limited. Although 1 GB is sufficient, it can affect performance.





## **Locating Tutorial Design Files**

1. Download the ug946-vivado-hierarchical-design-tutorial.zip file from the Xilinx website:

https://secure.xilinx.com/webreg/clickthrough.do?cid=356076&license=RefDesLicense&filename=ug946-vivado-hierarchical-design-tutorial.zip

2. Extract the zip file contents into any write-accessible location.

The unzipped Vivado\_Tutorial\_TD data directory is referred to in this tutorial as <Extract\_Dir>.



**TIP:** The tutorial sample design data is modified while performing this tutorial. A new copy of the original Vivado\_Tutorial\_TD data should be used each time you start the tutorial.



## Lab: Top-Down Module Reuse

#### Introduction

This lab covers the Top-Down Module Reuse flow. This hierarchical design (HD) flow takes advantage of the top-level design to create the necessary constraints to drive the out-of-context (OOC) implementations. Modules identified as good candidates for reuse are implemented using the OOC flow, but the necessary constraints are generated from an initial version of the full design. After the OOC implementations are complete, the results are read into the top-level implementation, preserving the placement and routing, to assemble the full design. This top-down constraint creation allows for timing driven creation of the necessary OOC context constraints, greatly increasing the quality of the OOC implementation results.

In this lab, you will incrementally define and run various stages of the flow. The definition and control of each stage is managed through a master Tcl file called design.tcl. In this Tcl script you will define the following:

- Modules to be synthesized using a bottom-up synthesis flow
- Top-Down implementation run to generate the OOC constraints
- OOC implementation runs for each partitioned module
- Top-level Reuse (assembly) run to import the OOC implementation results

Along the way, you will also use the Vivado IDE to define the necessary floorplan constraints.

## **Step 1: Define the Top-Level Module and Implementation**

The Top-Down Module Reuse flow requires bottom-up synthesis results to prevent optimization between the top-level and partitioned modules. These bottom-up synthesis results are used to run the various implementation runs required for this flow.

#### Edit design.tcl

The design.tcl file will be used throughout this lab to define and control the synthesis and implementation of this design using the Top-Down Module Reuse flow. A completed version of this file, design\_complete.tcl, is also provided, and can be used as a reference if necessary.

The intent of these scripts is to make <code>design.tcl</code> the only file you need to edit when setting up this flow for any design.





In design.tcl you can see the following types of information defined.

- Device/Package/Speed (xc7k70tfbg676-2)
- Flow Controls (synthesis, TopDown implementation, OOC implementation, HD/Reuse implementation, flat implementation)
- Input directories (RTL, PRJ, XDC, netlist, IP cores)
- Output directories (synthesis, implementation, checkpoints)
- Top Module definition (HDL files, XDC files, IP core files)
- OOC Module definition (HDL files, XDC files, IP core files)
- Top-level reuse/assembly implementation (import OOC implementations and implement the rest)
- OOC implementations (define OOC source, constraints, and implementation options)
- TopDown implementation (in-context implementation for generating OOC constraints)
- Flat implementation (to run a design without HD/OOC implementations)

To edit design.tcl for this tutorial design:

- 1. Open the file <Extract\_Dir>/design.tcl in a text editor.
- 2. Note the variables defined in the top sections: Tcl Variables, Part Variables, and Setup Variables. These are variables that will not require any changes unless the directory structure changes, the desired target part changes, or you want to run only part of the flow (OOC synthesis or implementation, Top implementation, etc.).

The next section in design.tcl, Top Definition, is missing some information that needs to be defined. Only a few of the possible attributes (top\_level, prj, vlog\_headers) are needed for this design. Other designs may require fewer, or may require more attributes to be modified. For more information on the available module attributes, refer to the README.txt file in the <Extract\_Dir>/Tcl directory.



**TIP:** Any HDL source files such as VHDL or Verilog files can be defined in a list, However, this can become a bit messy. Alternatively, HDL source files can be defined in an input file of type PRJ. This PRJ is loosely based on the project file from the Xilinx ISE Design Suite XST synthesis tool, and can easily be created in a text editor. This tutorial uses PRJ files for all modules. Defining the PRJ variable will override any Verilog or VHDL files listed, so the PRJ must contain the comprehensive list of all files to be synthesized by Vivado synthesis.

3. Define the following values for the listed module and implementation attributes for top. Note that some of these variables are already assigned for you. The lines that need to be added/modified are bold. Tcl is case sensitive, so be aware of this when completing the missing fields in design.tcl. Also, a completed file called design\_complete.tcl is provided with the tutorial, and can be used as a reference.





```
set top "top"
add_module $top
set_attribute module $top
                             top_level
set attribute module $top
                             prj
                                            $prjDir/$top.prj
set_attribute module $top
                             vlog_headers [list \
                                         $rtlDir/or1200/or1200_defines.v \
                                          $rtlDir/usbf/usbf defines.v
set_attribute module $top
                                            ${run.topSynth}
                             synth
add_implementation $top
set attribute impl $top
                             top
                                            $top
                             implXDC
                                            [list $xdcDir/${top}.xdc]
set_attribute impl $top
set_attribute impl $top
                             impl
                                            ${run.topImpl}
set attribute impl $top
                             hd.impl
```



**IMPORTANT**: Unused variables are defined with a default value. Only define the module/implementation variables that are necessary for the current design.

As mentioned previously, the HDL required to synthesize the top-level module in this design are listed in the PRJ file defined by the prj module attribute. The control to run synthesis on the module is controlled by the synth attribute, and assigned to one of the flow control variables at the top of design.tcl (for easier access).

For the top-level implementation, we defined the top-level module name and an XDC file to be used for implementation. The attributed that controls whether a defined implementation runs or not is the impl attribute, and the hd.impl attribute tells the scripts that this implementation will be importing OOC implementation results.

4. Save your changes to design.tcl.

## **Step 2: Synthesize the Top-Level Module**

Now that the top-level module has been defined, we can synthesize it. The synthesis results of top will have black box modules for the two OOC modules (usbf\_top and or1200\_top).

To synthesize the top-level module, you now need to set the flow control variable to 1. This variable is defined near the top of design.tcl, in the Flow Control section, and is called run.topSynth. Change the value of this variable to be 1, and save design.tcl. The Flow Control section should look like the following.

```
####flow control
set run.topSynth 1
set run.oocSynth 0
set run.tdImpl 0
set run.oocImpl 0
set run.topImpl 0
set run.flatImpl 0
```

Send Feedback



2. From a shell/prompt, source design.tcl in batch mode using the following command.

vivado -mode batch -source design.tcl -notrace



**IMPORTANT**: The -notrace option is not required, but will prevent the contexts of the provided Tcl scripts from being echoed to the console. Using -notrace makes it easier to see what the scripts are actually doing by keeping the console cleaner.

If everything was correctly defined in design.tcl, the synthesis of top will complete, and the results will be saved to ./Synth/top/top\_synth.dcp. If something was not correctly defined, you may get errors from either the scripts or Vivado. In this case read the error messages carefully, and reference design\_complete.tcl if necessary.



**TIP:** Note that there are scripts to detect when an attribute is missing a value. Until the entire design.tcl is completed, you can expect to see Critical Warnings similar to the following:

Critical Warning: Attribute prj for module usbf\_top is set to null. The value will not be modified.

## **Step 3: Define the OOC Modules and Implementations**

Each OOC module will be synthesized bottom-up, and then each instance of the OOC module will have its unique OOC implementation. In the following steps you will define and examine the necessary OOC module and OOC implementation definitions for this design. These modules are processed as summarized below.

- usbf\_top
  - OOC module to be synthesized bottom-up
- usbEngine0
  - OOC implementation of usbf\_top with unique Pblock range
- usbEngine1
  - OOC implementation of usbf\_top with unique Pblock range
- or1200\_top
  - OOC module to be synthesized bottom-up
- cpuEngine
  - OOC implementation of cpuEngine with unique Pblock range





1. Define the necessary module and OOC implementation attributes for usbf\_top. Again, some of these attributes have already been defined for you, and the lines you need to complete are bold.

```
set module1 "usbf top"
add module $module1
set_attribute module $module1 prj
                                            $prjDir/$module1.prj
set attribute module $module1 synth
                                            ${run.oocSynth}
set instance "usbEngine0"
add_ooc_implementation $instance
set_attribute ooc $instance
                                           $module1
set_attribute ooc $instance
                              inst
                                           $instance
set_attribute ooc $instance
                              hierInst
                                           $instance
set_attribute ooc $instance
                              implXDC
                                           [list \
     $xdcDir/${instance}_phys.xdc
     $xdcDir/${instance}_ooc_timing.xdc
     $xdcDir/${instance}_ooc_budget.xdc
     $xdcDir/${instance}_ooc_optimize.xdc \
]
set attribute ooc $instance
                                            ${run.oocImpl}
                              impl
set attribute ooc $instance
                              preservation routing
```

Note that the second OOC implementation of usbf\_top (usbEngine1) is defined identically to the first implementation of usbf\_top (usbEngine0), except for the value of variable \$instance.

2. Examine the definition of OOC module or1200\_top, and its OOC implementation cpuEngine. This section is already complete, and there are no modifications required for this OOC module or its implementation.

## **Step 4: Synthesize the OOC Modules**

So far you have defined the top-level module and synthesized it, and you have defined the OOC modules. You will now modify design.tcl to run the OOC module synthesis runs, which will result in a fully synthesized design.

1. To synthesize the OOC modules, you now need to set the flow control variable to 1. This variable is defined near the top of design.tcl, in the Flow Control section, and is called run.oocSynth.

Change the value of this variable to 1, and change the value of the variable run.topSynth back to 0. Failure to change the top-level synthesis variables back to 0 will result in top-level synthesis being run again. The Flow control section of design.tcl should look like the following.

```
####flow control
set run.topSynth 0
set run.oocSynth 1
set run.tdImpl 0
set run.oocImpl 0
set run.topImpl 0
set run.flatImpl 0
```

2. Save the changes to design.tcl.





3. From a shell/prompt, source design.tcl in batch mode using the following command.

```
vivado -mode batch -source design.tcl -notrace
```

If everything was correctly defined in design.tcl, the synthesis of top will complete, and the results will be saved to ./Synth/<module>/<module>\_synth.dcp. If something was not correctly defined, you may get errors from either the scripts or Vivado. In this case read the error messages carefully, and reference design\_complete.tcl if necessary.

## **Step 5: Defining the Top-Level Constraints**

This Tutorial uses a Top-Down approach to generate the necessary constraints for the OOC implementations. If the top-level module and constraints are available, you can take advantage of this to automatically generate a set of complex OOC implementation constraints. The full in-context design will be used to generate the constraints for the OOC implementations. The top-level constraints have already been created for this tutorial design, including a pinout, Pblocks, and clock timing and location constraints. In this section, you will load the full in-context design and examine the existing top-level constraints.

#### Load the Top-Level Design and Constraints

1. Open the top-level synthesis results in the Vivado IDE by running the following command from a shell/prompt.

```
vivado ./Synth/top/top_synth.dcp
```

Note that when the design loads, the three instances of the OOC modules are shown as black boxes in the Netlist window. You have only loaded the top-level synthesis result, so this is expected. You could fill in these black boxes using the command read\_checkpoint -cell and referencing the module synthesis results, but it is not necessary for this step.

- 2. Click on the Device view tab, and note that there are no Pblocks in the design.
- 3. Load in the top-level XDC file with timing, I/O, and Pblock constraints by typing this command at the Tcl Console.

```
read_xdc ./Sources/xdc/top_flpn.xdc
```

You should now see three Pblocks defined in the Device view. If the design did not already have Pblock and/or I/O pin constraints, you would use the Vivado IDE (the GUI) with the design loaded to create this XDC. For more information on using the Vivado IDE to create Pblock constraints, refer to the *Vivado Design Suite User Guide: Getting Started* (UG910).

When the floorplan is complete, it can be exported using the write\_xdc command from the Tcl Console, or the **File >Export >Export Constraints** option from the Vivado IDE's Menu bar. Since the floorplan is already defined for this tutorial design, this is not necessary.



#### **Examine the Pblock Constraints**

In this design, there are two OOC modules, representing three instances, which require Pblock constraints:

- usbEngine0 (usbf\_top)
- usbEngine1 (usbf\_top)
- cpuEngine (or1200\_top)

Based on the pinout of this tutorial design, these Pblocks have already been created. However, the following steps will have you examine the Pblock constraints, and some additional constraints that aid in the OOC implementation.

- 1. Open the top-level XDC file, ./Sources/xdc/top\_flpn.xdc, in a text editor.
- 2. Search the XDC file for the three Pblocks. Locate the Pblock constraints and note the syntax.
- 3. Note the additional CONTAIN\_ROUTING constraints on each of the OOC module Pblocks. The use of this constraint is highly recommended, and should be set on all Pblocks associated with an OOC module. This allows the tools to control the routing in the OOC implementation (just as the Pblock RANGE controls placement) so that no routing conflicts occur when the final design is assembled. The CONTAIN\_ROUTING constraint is specific to a Pblock and must come after the create\_pblock commands in the XDC file.

```
set_property CONTAIN_ROUTING true [get_pblocks pblock_usbEngine0]
set_property CONTAIN_ROUTING true [get_pblocks pblock_usbEngine1]
set_property CONTAIN_ROUTING true [get_pblocks pblock_cpuEngine]
```

#### Examine the HD.PARTPIN\_RANGE Constraints

All ports of an OOC module (except clock ports or ports connected to dedicated logic such as I/O buffers) will have a partition pin (PartPin) to help guide the placement and routing of the module. If the scripts do not find any HD.PARTPIN\_RANGE constraints on the module pins, it will create one assigned to match the slice range of the OOC module's Pblock.

In order to get higher quality results from the OOC implementations, the placement of these ports can be guided by providing more specific HD.PARTPIN\_RANGE constraints. In this tutorial, the PartPins are ranged to particular edges of the Pblocks using multiple SLICE range values. In a later step, you will run place\_design to get the in-context placement of these PartPins.





- 1. Examine top\_flpn.xdc and note the following HD.PARTPIN\_RANGE constraints.
  - set\_property HD.PARTPIN\_RANGE {SLICE\_X0Y97:SLICE\_X23Y99 SLICE\_X21Y0:SLICE\_X23Y99} [get\_pins usbEngine0/\*]
  - set\_property HD.PARTPIN\_RANGE {SLICE\_X0Y100:SLICE\_X23Y102 SLICE\_X21Y100:SLICE\_X23Y199} [get\_pins usbEngine1/\*]
  - set\_property HD.PARTPIN\_RANGE {SLICE\_X36Y97:SLICE\_X61Y99 SLICE X59Y0:SLICE X61Y99} [get pins cpuEngine/\*]

**IMPORTANT**: The above HD.PARTPIN\_RANGE constraints apply the range to all pins of the specified cell. However, not all pins are allowed to have Partition Pins, and these constraints will produce warning messages on clock pins and any pins that have dedicated connection such as I/O buffers to the associated I/O pads.



The following type of warnings are expected during  $link\_design$  (as you may have seen when the  $top\_flpn.xdc$  file was read using the  $read\_xdc$  command earlier). These messages appear when the HD.PARTPIN\_RANGE constraints are processed, and can be safely ignored.

WARNING: [Vivado 12-2261] HD.PARTPIN\_RANGE cannot be set on pins usbEngine0/DataIn\_pad\_i[0] that connects directly on top level ports.

WARNING: [Vivado 12-2259] HD.PARTPIN\_RANGE can only be set on non-clock pin: usbEngine1/clk\_i is a clock pin.

#### **Embedded I/O Constraints**

This design has direct connections from top-level ports to the OOC modules, and instantiates I/O buffers inside of the OOC modules. Whenever a direct connection (fanout of 1 for inputs) exists between an OOC module and a top-level port, it is recommended that the I/O buffers are embedded in the OOC module. This will provide better results since the tools have more information about how the OOC module is connected, and can place input and output logic in the dedicated IOLOGIC blocks.

Note that this does require top-level synthesis to prevent buffers from being inferred on ports with embedded I/O. You can see this in this tutorial design by searching the top-level source file, ./Sources/hdl/top.v, for IO\_BUFFER\_TYPE attributes. For more information on how to control buffer insertion, please refer to the *Vivado Design Suite User Guide: Synthesis* (UG901).

Examine the embedded I/O and XDC constraints.

1. If it is not open already, open the XDC file, top\_flpn.xdc, and note these PACKAGE\_PIN and IOSTANDARD constraints:

```
set_property IOSTANDARD LVCMOS18 [get_ports {DataIn_pad_0_i[0]}]
set_property PACKAGE_PIN G24 [get_ports {DataIn_pad_0_i[0]}]
```





Some of the ports to which these constraints are applied connect directly to OOC module pins. As you can see in the design schematic below, the **DataIN\_Pad\_i[7:0]** input bus is connected directly to the **usbEngine0** instance, which contains the input buffers. This will allow for the OOC implementation to make the best decisions it can around placing related logic at or near the I/O sites associated with these PACKAGE\_PIN constraints.



Figure 1: Schematic View

Since these I/O buffers are part of the OOC module, they need to be properly constrained in the OOC implementation. Because these module pins connect directly to the top-level ports, the constraints on the top-level ports can be propagated to the module pins. These physical constraints will be set later in this tutorial and will be examined in the **Examine the Physical XDC Constraints** section.



## **Step 6: Run the Top-Down Implementation**

Using the in-context design and the provided commands and scripts, all of the necessary constraints to run the OOC implementations can be created automatically. The implementation in which these OOC constraints are generated is referred to as the Top-Down implementation. In this section you will set up and run this implementation by sourcing design.tcl with the correct flow controls set. This will generate the following XDC files for each instance of the OOC modules.

- <instance>\_phys.xdc
   Physical XDC constraints including Pblocks, I/O, lock, HD.PARTPIN\_LOCS
- <instance>\_ooc\_optimize.xdcDefines set\_logic\_\* optimization constraints to tie off constant inputs, or unconnected outputs.
- <instance>\_ooc\_timing.xdc
   Clock, clock source, clock uncertainty, asynchronous clock groups (if applicable), and clock latency constraints.
- <instance>\_ooc\_budget.xdc
   Defines set\_max\_delay constraints to and from the OOC module ports to the interface logic inside of the OOC module. The requirement of these constraints is set to 50% of the clock period by default. This value can be adjusted.

Note the optimize, timing, and budget XDC files have the string "ooc" in their names. This is so the scripts can detect these and mark them for OOC use only. Without this designation, the OOC timing constraints will be imported into the top-level design, potentially causing constraint interaction issue and incorrect timing reports. For more information on filtering out OOC specific constraints, please refer to the USED\_IN property in the *Vivado Design Suite User Guide: Hierarchical Design* (UG905).

1. Open design.tcl and view the TopDown implementation section (or study the text below).

```
### Create TopDown implementation run
set module1File "$synthDir/$module1/${module1}_synth.dcp"
set module2File "$synthDir/$module2/${module2}_synth.dcp"
add_implementation TopDown
set_attribute impl TopDown
                          top
                                    $top
set_attribute impl TopDown
                                    [list $xdcDir/${top}_flpn.xdc]
                          implXDC
set attribute impl TopDown
                          td.impl
set_attribute impl TopDown
                                    [list $module1File
                          cores
                              $module2File
                              [get module attribute $top cores]
                              [get_module_attribute $module1 cores]
                              [get_module_attribute $module2 cores] \
                                    ${run.tdImpl}
set attribute impl TopDown
                          impl
set attribute impl TopDown
                          route
```

Send Feedback



Note that the synthesized results for the two OOC modules are added as cores for this run, and that the XDC files provided are the floorplanned versions of the top-level with Pblocks, CONTAIN\_ROUTING, and HD.PARTPTIN RANGE constraints.

Also note that the implementation attribute impl is controlled by flow control variable \$run.tdImpl, and that the attribute route is set to 0. Since the point of this top-down run is to place the PartPins and to generate the OOC constraints, it is not necessary to run route\_design for this implementation.

2. Edit design.tcl to run the top-down implementation. Do this by making the flow control section look like the following.

```
####flow control
set run.topSynth  0
set run.oocSynth  1
set run.oocImpl  0
set run.topImpl  0
set run.topImpl  0
set run.flatImpl  0
```

3. From a shell/prompt, source design.tcl in batch mode using this command:

```
vivado -mode batch -source design.tcl -notrace
```

Running the above command will run the top-down implementation. Below is a list of commands done for each OOC module instance during this implementation.

- Set the property HD.PARTITION to define hierarchical boundaries.
- Call Tcl proc create\_set\_logic to create boundary optimization constraints.
- Call Tcl proc create\_ooc\_clocks to generate timing constraints file.
- Run in-context implementation to get placement of PartPins.
- Call Tcl proc write\_hd\_xdc to write out the interface timing and budget constraints, and to export PartPin locations and other physical constraints.

The above Tcl procs can be found in the provided Tcl scripts at:

```
<Extract_Dir>/Tcl/hd_floorplan_utils.tcl
```

These Tcl procs are called automatically by the Top-Down implementation which uses the impl Tcl proc defined in <Extract\_Dir>/Tcl/impl.tcl.





## **Step 7: Examine the Generated OOC Constraints**

The following sections provide details about the constraints that were created in the Top-Down implementation.

#### **Examine the Timing XDC Constraints**

The following constraints may be added to the timing XDC file by the <code>create\_ooc\_clocks</code> Tcl proc.

- create\_clock
- HD.CLK\_SRC
- set\_system\_jitter
- set\_clock\_uncertainty
- set\_clock\_latency
- set\_clock\_groups

The create\_clock constraints are required to define the clocks on local clock ports. HD.CLK\_SRC is a required context constraint (for clocks whose driver is outside of the OOC module) in order to calculate clock pessimism removal. It is highly recommended to lock down all clocking logic in both the top and OOC modules, and to provide HD.CLK\_SRC constraints for any clocks driven by clock buffers in the top-level design.

In this design all OOC module clocks are driven by global buffers in the top level. That means that every clock port on the OOC modules should have an HD.CLK\_SRC constraint. This design does already have the BUFG locations set in the top-level XDC, and this is a requirement to get the <code>create\_ooc\_clocks</code> Tcl proc to generate these constraints.

It is also required to correctly define clock uncertainty values on each module clock, as well as clock uncertainty values between synchronous clocks. This again can be derived from the in-context design, and these constraints will be written to the timing XDC file. Because this user-defined uncertainty value already includes the system jitter, the system jitter value should be set to zero for the OOC module.

To get accurate skew estimates on clocks that are driven from outside of the OOC module, clock latency constraints must be defined. The constraints written out to the timing XDC file may need to be adjusted for some cases. Currently these values are hard coded to 100ps difference between min and max values.

Finally, if clocks are defined as asynchronous in the top-level design, or if multiple clocks exist for a single module port (driven by a BUFGCTRL), then clock group constraints will be generated by the create\_ooc\_clocks Tcl proc. However, this particular design does not have these cases.

1. In your text editor, open the timing XDC file generated by the top-down implementation for usbEngine0. This file will be located here:

<Extract\_Dir>/Sources/xdc/usbEngine0\_ooc\_timing.xdc



#### **Examine the Physical XDC Constraints**

The following constraints may be added to the physical XDC file by the write\_xdc -cell command.

- Pblock
- I/O constraints (IOSTANDARD, PACKAGE\_PIN, SLEW, IOB)
- set\_logic\_zero, set\_logic\_one, and set\_logic\_unconnected
- LOC constraints (lock values for BRAM or other floorplanned logic)
- HD.PARTPIN\_LOCS (for module ports with PartPins)

The Pblock defined on the specified cell will be written out to the physical XDC file. This includes all Pblock properties including the ranges, CONTAIN\_ROUTING, and add\_cells\_to\_pblock. If the Pblock is correctly defined on the hierarchical instance in the top level, then the add\_cells\_to\_pblock in the cell XDC will use the -top option. This tells the tools that the current top level (and everything under the current hierarchy) belongs to the Pblock.

As seen earlier in the tutorial, this design does have embedded I/O buffers in the OOC modules, and therefore any constraints on these embedded I/O are also added to the physical XDC.

HD.PARTPIN\_LOCS is a key constraint to control the OOC implementation. Using the in-context design we can run an in-context implementation to generate the HD.PARTPIN\_LOCS. Specifically, we need to run place\_design on the in-context design. Before running the write\_xdc -cell command, the scripts run opt\_design and place\_design on the in-context design to get the PartPin placement.

1. Open the physical XDC file generated by the top-down implementation for cpuEngine. This file will be located at <Extract\_Dir>/Sources/xdc/cpuEngine\_phys.xdc.

#### **Examine the Optimization XDC Constraints**

The following constraints may be added to the optimize XDC file by the <code>create\_set\_logicTcl proc:</code> <code>set\_logic\_zero/set\_logic\_one/set\_logic\_unconnected</code>

The set\_logic\_\* constraints are context constraints to aid in optimization of the OOC module. These constraints tell the implementation tools which input ports are tied to constants (power or ground), or which output ports are left unconnected. Without these constraints, optimization across the OOC boundary cannot occur, and the quality of the OOC implementation results may be impaired. For this tutorial design, only the instance cpuEngine has ports that need these optimization constraints.

1. Open the optimization XDC file generated by the top-down implementation for cpuEngine. This file will be located at <Extract\_Dir>/Sources/xdc/cpuEngine\_ooc\_optimize.xdc.





#### **Overview of Interface Budget XDC Constraints**

The interface budget XDC file is generated until the OOC implementations are run. The budget XDC contains max\_delay constraints for all module ports that have a PartPin. The HD.PARTPIN\_LOCS constraints are an important part of controlling the placement of the OOC module, but interface timing constraints are also required to control how closely the interface logic gets placed to the PartPin locations. Without the interface timing constraints there is no guarantee that module interface logic will be placed close to the associated PartPin.

1. Examine the interface budget XDC file generated during **Step 4: Synthesize the OOC Modules**. This file will be located here:

```
<Extract_Dir>/Sources/xdc/usbEngine1_ooc_budget.xdc
```

The default value of these set\_max\_delay constraints is 50% of the period. This can be adjusted with the -percent option of ::debug::gen\_hd\_timing\_constraints, which is called from <Extract\_Dir>/Tcl/ooc\_impl.tcl. These budget constraints are intended as a template, and may need to be adjusted on a per port and per bus basis to meet design requirements.

#### **Examine the PartPin Locations**

The PartPins will be placed during place\_design by the timing driven, in-context run. The placement of the PartPins is controlled by the HD.PARTPIN\_RANGE specified in the top-level XDC.

To see the location of the PartPins picked by the in-context, top-down implementation, load the placed DCP into the Vivado IDE and examine the locations visually.

1. Load the placed DCP from the top-down implementation by typing the following command from a shell/prompt.

```
vivado ./Implement/TopDown/top_place_design.dcp
```

- 2. Select an instance of an OOC module, such as **usbEngine0**, in the Netlist window.
- 3. In the Properties window select the **Cell Pins** tab.
- 4. Select a pin, and note the Partition Pin Location field (some pins such as clocks or ports with embedded I/O will not have PartPins, and the value will be N/A). Selecting a pin with a PartPin location should also cause the device view to zoom to the selected location. If the device view does not automatic zoom to the selected Partition Pin, verify that the Auto Fit Selection feature is turned on by clicking the Auto Fit Selection icon ( ) in the Device window.
- 5. Modify the value by doing one of the following:
  - Drag and Drop the pin from the Cell Properties window to the Device View.
  - Drag and Drop the pin from the current location in the Device view to a new location in the Device view.





- From the Tcl Console, modify the property using the set\_property command: set\_property HD.PARTPIN\_LOCS INT\_L\_X40Y73 [get\_pins{cpuEngine/dbg\_adr\_i[7]}]
  - Edit the <instance>\_phys.xdc file (created by the top-down implementation) in a text editor.
    - If desired, the modified PartPin location constraints could be exported using the write\_xdc -cell command to overwrite the previous <cell>\_flpn.xdc file created during the top-down implementation.
- 6. Close the Vivado IDE and top\_place\_design.dcp. Click on the **Don't Save** option when exiting, since all information is stored in the OOC XDC files.



**Figure 2: PartPin Locations** 

## **Step 8: Run the OOC and Top-Level Implementations**

In this section you will modify design.tcl to run the OOC and top-level assembly runs. The OOC implementation results must exist before the top-level assembly can be run, but these can be all set to run at the same time. The scripts take care of the ordering. In fact, if you examine design\_complete.tcl you will notice the flow control variables are all set to 1. If the necessary top-level constraints exist for the design, the entire flow can be run over by simply setting all of the flow control variables to 1, and then sourcing design.tcl.



1. Edit the flow control section in design.tcl to turn on the OOC and top-level implementations, and turn off everything else.

```
####flow control
set run.topSynth 0
set run.oocSynth 0
set run.tdImpl 0
set run.oocImpl 1
set run.topImpl 1
set run.flatImpl 0
```

- 2. Save the changes to design.tcl.
- 3. From a shell or prompt, source design.tcl in batch mode.

```
vivado -mode batch -source design.tcl -notrace
```



**TIP:** In the above command, design.tcl can be replaced by design\_complete.tcl to run a completed version of the lab.

This step may take approximately half an hour to complete. While this is running, you can move on to the next step to examine the additional Tcl files provided with this tutorial.

## **Step 9: Examine Other Tcl Scripts**

This flow is supported in a non-project (Tcl or batch) mode only. Scripts to run the flow are provided in the archive, and are intended to be used as a starting point for any design using this flow. You can always create your own scripts, or modify the provided scripts, but if you are new to Vivado and Tcl, the provided scripts are an easy entry point into this flow.

The provided scripts also provide a few helpful features including:

- run.log
  - A log file containing runtime and timing information for each implementation
- command.log
  - A log file containing all commands issued during the flows
- critical.log
  - A log file containing all Critical Warnings found during the flow
- A robust and flexible environment, designed to minimize scripting errors, and focus on design issues and tool issues.
- A single file to define all design information and modify flow controls.

All information about the design exists in the Tcl file design.tcl. Ideally, this is the only Tcl file you need to edit in order to run this flow with any design. This section will provide you with information





about the additional Tcl scripts provided with this tutorial in case you want to modify or change anything in the provided scripts.

Besides design.tcl, the rest of the Tcl files provided in the tutorial are generic to all designs and all HD flows (including Partial Reconfiguration). The files are not intended to be edited, and exist in the <Extract\_Dir>/Tcl directory. Below is a list of the remaining Tcl files and a description of what they do.

README.txt

Gives a summary of the command and attributes supported by the scripts. Briefly describes the design purpose of module and implementation attributes as well as a quick description of the provided Tcl files.

design\_utils.tcl

Defines all valid module and implementation settings, as well as procs to validate, set, and return these values.

• run.tcl

This is the main script that drives the flow. There are implementation control variables in this file to control which parts of implementation to run for Top and each OOC module.

• synth.tcl

Called by run.tcl if any module has the synth attribute set to 1. Calls synth\_design with -mode out\_of\_context for any modules not defined as top\_level.

• synth\_utils.tcl

Contains a variety of Tcl procs used to process XDC, HDL, and PRJ files for synthesis.

• impl.tcl

Called by run.tcl for any implementation with the impl attribute set to 1. Used for top-down, assembly (Module Reuse), or flat implementation runs.

ooc impl.tcl

Called by run.tcl for any OOC implementations with the impl attribute set to 1. Used for module implementation flows to implement a module OOC.

• pr\_impl.tcl

Not used for this tutorial; used to implement Partial Reconfiguration configurations. Called by run.tcl for any configuration with the impl attribute set to 1.

impl utils.tcl

Contains a variety of Tcl procs used to implement various implementation flows supported by the scripts.



• step.tcl

Defines a Tcl proc (impl\_step) called by impl.tcl to call the various phases of implementation. Runs the specified implementation step and writes out reports and checkpoints. If no design is open in memory, this proc tries to open a checkpoint for the previous step. In this way you can break up implementation for debug and analysis.

• log.tcl

Defines Tcl procs used to create a run.log file. This file contains information including a list of params that were set by the scripts, run time information for synthesis and implementation, and final timing numbers reported by route\_design.

hd\_floorplan\_utils.tcl
 Defines Tcl procs used to create the OOC XDC files.

## **Step 10: Verifying Timing Results**

Once the OOC and top-level implementations are done, the results can be examined using the Vivado IDE. Even though this lab uses the non-project batch flow, the IDE can still be used to debug or view results. The scripts provided with this tutorial write out checkpoints at various stages of the design, and any of those checkpoints can be loaded into the IDE for viewing.

In addition to this, the top-level and each OOC implementation generate a few key report files along the way, and write these files out to this directory:

<Extract\_Dir>/Implementation/<module>/reports

#### Open a Checkpoint in the Vivado IDE

As mentioned previously, a checkpoint can be loaded into memory for debug or analysis. This can be done in Tcl or GUI mode.

To open a checkpoint in Tcl Mode:

From the directory <Extract\_Dir>, type the following command:

```
vivado -mode tcl ./Implement/top/top_route_design.dcp
```

- 2. Interact with the design using commands such as report\_utilization or report\_route\_status.
- 3. Start the Vivado IDE by typing start\_gui.

Note that at any time you can close the IDE and return to the Tcl prompt by typing stop\_gui in the Tcl Console.

When the placed and routed design is loaded into the IDE, you can right-click on modules in the Netlist view and select **Highlight Primitives**. **Figure 3** is an image of the final routed top design with the USB





and CPU instances highlighted. Note how each OOC module is contained within its quadrant but the top-level logic is interspersed throughout the device.



Figure 3: Final Assembled Design



#### **Verify Timing Results**

Timing results can be viewed using the IDE or from the reports generated by the Tcl scripts.

Verify timing by looking at the report\_timing\_summary report created by the scripts. Verify the Total Negative Slack (TNS) is 0.000.

- 1. In a text editor, open the report\_timing\_summary report file:
- <Extract\_Dir>/Implementation/top/reports/top\_timing\_summary\_route\_design.rpt
- 2. Browse down to the Design Timing Summary and verify the TNS value is 0.000.
- 3. Explore other sections of the timing summary report to familiarize yourself with the information available.
- 4. Verify timing interactively in the Vivado IDE by running report\_timing\_summary with a -name option.

With the Vivado IDE open and a post-route route\_design checkpoint loaded, run report\_timing\_summary from the Tcl Console:

```
report_timing_summary -name timing_1
```

Note that using the -name option opens a Timing Summary window with a summary, and paths that can be selected to interactively view and debug timing problems.







**Figure 4: Interactive Timing Summary** 

#### Checking the Log Files

When running the provided scripts, log files are generated that are worth note.

- 1. In a text editor, open the run.log file. This file captures run time and timing information (if available) for each phase of the flow that ran the last time design.tcl was sourced.
- 2. In a text editor, open the command.log log file. Note the list of every command that was used to run the flow. This log file can be modified and sourced at the Vivado command line to test or rerun certain parts of the flow.

```
<Extract_Dir>/command.log
```

3. In a text editor, open the critical.log log file. This file is a collection of all Critical Warnings found during the implementation flow. Some Critical Warnings are expected and acceptable, but all messages should be reviewed to make sure that no action is required to correct a serious problem.

```
<Extract_Dir>/critical.log
```

Note that all of these log files will automatically be backed up for one run as <logname>\_prev.log.



## **Conclusion**

In this tutorial, you have:

- Defined the necessary information in design.tcl to run synthesis and implementation on the top-level and OOC modules.
- Defined the necessary physical, timing, and context constraints to implement an OOC design using the Top-Down Module Reuse flow.
- Verified results using reports generated by the scripts, and by loading the top-level assembled design into the Vivado IDE.





## **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

© Copyright 2013 – 2 014 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.

